ADS58J89
- 4-Ch, 14-Bit 500MSPS With Digital Signal Processing
- Power Amplifier Linearization (Feedback) Modes
- 14-Bits Every Other Sample at 250MSPS
- Programmable Resolution vs Duty Cycle
- Duty Cycle 3:2 (60% 11-Bit, 40% 9-Bit)
- Duty Cycle 2:3 (40% 12-Bit, 60% 9-Bit)
- Duty Cycle 1:3 (25% 14-Bit, 75% 9-Bit)
- Traffic Receiver Modes
- 14-Bit 250MSPS: Decimate by 2 Filter, High/Low Pass
- 9-Bit SNR-Boost Filter (150-MHz Max Bandwidth)
- 9-to-14-Bit TDD Burst (200-MHz Max Bandwidth)
- Flexible Input Clock Buffer With Divide by 1/2/4
- JESD204B Digital Interface up to 5.0Gbps
- 1 or 2 Lanes per Channel, With Subclass 1
- 64-Pin VQFN Package (9 × 9 mm)
The ADS58J89 is a high-linearity, quad-channel, 14-bit, 250/500-MSPS IF (intermediate frequency) receiver. The four channels contain 500MSPS 14-bit ADCs followed by signal processing for wireless infrastructure systems. The channels can be configured in various modes depending on bandwidth, resolution and sample time requirements. The signal processing block contains selectable modes for decimation filters, SNR Boost filters, resolution versus time and time-division duplex (TDD) burst mode. Designed for high antenna count systems, the 4 channels provides high bandwidth and linearity to multi-channel receivers in a small footprint. The device can be dual function as traffic receiver and power amplifier linearization feedback path in TDD systems.
Key Specifications:
- Power Dissipation: 875 mW/ch
- Input Bandwidth (3dB): 900 MHz
- Aperture Jitter: 98 fs rms
- Channel Isolation: 85 dB
- Performance at ∫in = 170 MHz at 1.25 Vpp,
1 dBFS- SNR: 65.8 dBFS
- SFDR: 85 dBc HD2,3 95 dBFS non HD2,3
Technical documentation
Type | Title | Date | ||
---|---|---|---|---|
* | Data sheet | ADS58J89 Quad Channel 14-Bit 250/500 MSPS Receiver and Feedback IC datasheet | PDF | HTML | 24 Nov 2014 |
EVM User's guide | ADS58J89 EVM User's Guide (Rev. A) | 12 Jan 2016 |
Design & development
For additional terms or required resources, click any title below to view the detail page where available.
ANALOG-ENGINEER-CALC — PC software analog engineer's calculator
The analog engineer’s calculator is designed to speed up many of the repetitive calculations that analog circuit design engineers use on a regular basis. This PC-based tool provides a graphical interface with a list of various common calculations ranging from setting operational-amplifier (...)
Supported products & hardware
Products
Precision op amps (Vos<1mV)
General-purpose op amps
Audio op amps
Transimpedance amplifiers
High-speed op amps (GBW ≥ 50 MHz)
Power op amps
Video amplifiers
Line drivers
Transconductance amplifiers & laser drivers
Fully differential amplifiers
Precision ADCs
Biosensing AFEs
High-speed ADCs (≥10 MSPS)
Receivers
Touchscreen controllers
Difference amplifiers
Instrumentation amplifiers
Audio line receivers
Analog current-sense amplifiers
Digital power monitors
Analog current-sense amplifiers with integrated shunt resistor
Digital power monitors with integrated shunt resistor
Die & wafer services
Package | Pins | CAD symbols, footprints & 3D models |
---|---|---|
VQFN (RGC) | 64 | Ultra Librarian |
Ordering & quality
- RoHS
- REACH
- Device marking
- Lead finish/Ball material
- MSL rating/Peak reflow
- MTBF/FIT estimates
- Material content
- Qualification summary
- Ongoing reliability monitoring
- Fab location
- Assembly location
Support & training
TI E2E™ forums with technical support from TI engineers
Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.
If you have questions about quality, packaging or ordering TI products, see TI support.