

# LM6142/LM6144 17 MHz Rail-to-Rail Input-Output Operational Amplifiers

Check for Samples: LM6142, LM6144

#### **FEATURES**

At  $V_S = 5V$ . Typ Unless Noted.

- Rail-to-rail Input CMVR -0.25V to 5.25V
- Rail-to-Rail Output Swing 0.005V to 4.995V
- Wide Gain-Bandwidth: 17MHz at 50kHz (typ)
- Slew Rate:
  - Small Signal, 5V/μs
  - Large Signal, 30V/μs
- Low Supply Current 650µA/Amplifier
- Wide Supply Range 1.8V to 24V
- CMRR 107dB
- Gain 108dB with R<sub>1</sub> = 10k
- PSRR 87dB

#### **APPLICATIONS**

- Battery Operated Instrumentation
- · Depth Sounders/Fish Finders
- Barcode Scanners
- Wireless Communications
- Rail-to-Rail in-out Instrumentation Amps

### **Connection Diagrams**



Figure 1. 8-Pin CDIP Top View

#### DESCRIPTION

Using patent pending new circuit topologies, the LM6142/LM6144 provides new levels of performance in applications where low voltage supplies or power limitations previously made compromise necessary. Operating on supplies of 1.8V to over 24V, the LM6142/LM6144 is an excellent choice for battery operated systems, portable instrumentation and others.

The greater than rail-to-rail input voltage range eliminates concern over exceeding the common-mode voltage range. The rail-to-rail output swing provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

High gain-bandwidth with 650µA/Amplifier supply current opens new battery powered applications where previous higher power consumption reduced battery life to unacceptable levels. The ability to drive large capacitive loads without oscillating functionally removes this common problem.



Figure 2. 8-Pin PDIP/SOIC Top View



Figure 3. 14-Pin PDIP/SOIC Top View

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)

| - 10 - 0 - 10 - 10 - 10 - 10 - 10 - 10            |                                  |
|---------------------------------------------------|----------------------------------|
| ESD Tolerance (3)                                 | 2500V                            |
| Differential Input Voltage                        | 15V                              |
| Voltage at Input/Output Pin                       | $(V^{+}) + 0.3V, (V^{-}) - 0.3V$ |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 35V                              |
| Current at Input Pin                              | ±10mA                            |
| Current at Output Pin <sup>(4)</sup>              | ±25mA                            |
| Current at Power Supply Pin                       | 50mA                             |
| Lead Temperature (soldering, 10 sec)              | 260°C                            |
| Storage Temp. Range                               | −65°C to +150°C                  |
| Junction Temperature <sup>(5)</sup>               | 150°C                            |
|                                                   |                                  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model, 1.5kΩ in series with 100pF.
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

## Operating Ratings(1)

| - 1                                |                                |                             |
|------------------------------------|--------------------------------|-----------------------------|
| Supply Voltage                     |                                | 1.8V ≤ V <sup>+</sup> ≤ 24V |
| Temperature Range LM6142, LM6144   | -40°C ≤ T <sub>A</sub> ≤ +85°C |                             |
| Thermal Resistance $(\theta_{JA})$ | P Package, 8-Pin PDIP          | 115°C/W                     |
|                                    | D Package, 8-Pin SOIC          | 193°C/W                     |
|                                    | NFF Package, 14-Pin PDIP       | 81°C/W                      |
|                                    | D Package, 14-Pin SOIC         | 126°C/W                     |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics.

## 5.0V DC Electrical Characteristics<sup>(1)</sup>

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 5.0V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface limits** apply at the temperature extremes.

| Symbol            | Parameter                             | Conditions             | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |
|-------------------|---------------------------------------|------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------|
| Vos               | Input Offset Voltage                  |                        | 0.3                | 1.0                                          | 2.5                                          | mV    |
|                   |                                       |                        |                    | 2.2                                          | 3.3                                          | max   |
| TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift |                        | 3                  |                                              |                                              | μV/°C |
| I <sub>B</sub>    | Input Bias Current                    |                        | 170                | 250                                          | 300                                          | nA    |
|                   |                                       | $0V \le V_{CM} \le 5V$ | 180                | 280                                          |                                              | max   |
|                   |                                       |                        |                    | 526                                          | 526                                          |       |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) Typical values represent the most likely parametric norm.
- (3) All limits are guaranteed by testing or statistical analysis.

Submit Documentation Feedback



# 5.0V DC Electrical Characteristics<sup>(1)</sup> (continued)

Unless otherwise specified, all limits guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 5.0V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface limits** apply at the temperature extremes.

| Symbol           | Parameter                        | Conditions                | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |
|------------------|----------------------------------|---------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------|
| I <sub>OS</sub>  | Input Offset Current             |                           | 3                  | 30                                           | 30                                           | nA    |
|                  | ·                                |                           |                    | 80                                           | 80                                           | max   |
| R <sub>IN</sub>  | Input Resistance, C <sub>M</sub> |                           | 126                |                                              |                                              | ΜΩ    |
| CMRR Common Mode |                                  | $0V \le V_{CM} \le 4V$    | 107                | 84                                           | 84                                           |       |
|                  | Rejection Ratio                  | S                         |                    | 78                                           | 78                                           |       |
|                  |                                  | 0V ≤ V <sub>CM</sub> ≤ 5V | 82                 | 66                                           | 66                                           | dB    |
|                  |                                  |                           | 79                 | 64                                           | 64                                           | min   |
| PSRR             | Power Supply                     | 5V ≤ V <sup>+</sup> ≤ 24V | 87                 | 80                                           | 80                                           |       |
|                  | Rejection Ratio                  |                           |                    | 78                                           | 78                                           |       |
| V <sub>CM</sub>  | Input Common-Mode                |                           | -0.25              | 0                                            | 0                                            | V     |
|                  | Voltage Range                    |                           | 5.25               | 5.0                                          | 5.0                                          |       |
| A <sub>V</sub>   | Large Signal                     | R <sub>L</sub> = 10k      | 270                | 100                                          | 80                                           | V/mV  |
| Voltage Gain     |                                  |                           | 70                 | 33                                           | 25                                           | min   |
| Vo               | Output Swing                     | R <sub>L</sub> = 100k     | 0.005              | 0.01                                         | 0.01                                         | V     |
|                  |                                  |                           |                    | 0.013                                        | 0.013                                        | max   |
|                  |                                  |                           | 4.995              | 4.98                                         | 4.98                                         | V     |
|                  |                                  |                           |                    | 4.93                                         | 4.93                                         | min   |
|                  |                                  | R <sub>L</sub> = 10k      | 0.02               |                                              |                                              | V max |
|                  |                                  |                           | 4.97               |                                              |                                              | V min |
|                  |                                  | $R_L = 2k$                | 0.06               | 0.1                                          | 0.1                                          | V     |
|                  |                                  |                           |                    | 0.133                                        | 0.133                                        | max   |
|                  |                                  |                           | 4.90               | 4.86                                         | 4.86                                         | V     |
|                  |                                  |                           |                    | 4.80                                         | 4.80                                         | min   |
| I <sub>SC</sub>  | Output Short                     | Sourcing                  | 13                 | 10                                           | 8                                            | mA    |
|                  | Circuit Current<br>LM6142        |                           |                    | 4.9                                          | 4                                            | min   |
|                  | LINIO142                         |                           |                    | 35                                           | 35                                           | mA    |
|                  |                                  |                           |                    |                                              |                                              | max   |
|                  |                                  | Sinking                   | 24                 | 10                                           | 10                                           | mA    |
|                  |                                  |                           |                    | 5.3                                          | 5.3                                          | min   |
|                  |                                  |                           |                    | 35                                           | 35                                           | mA    |
|                  |                                  |                           |                    |                                              |                                              | max   |
| I <sub>SC</sub>  | Output Short                     | Sourcing                  | 8                  | 6                                            | 6                                            | mA    |
|                  | Circuit Current<br>LM6144        |                           |                    | 3                                            | 3                                            | min   |
|                  |                                  |                           |                    | 35                                           | 35                                           | mA    |
|                  |                                  |                           |                    |                                              |                                              | max   |
|                  |                                  | Sinking                   | 22                 | 8                                            | 8                                            | mA    |
|                  |                                  |                           |                    | 4                                            | 4                                            | min   |
|                  |                                  |                           |                    | 35                                           | 35                                           | mA    |
|                  |                                  |                           |                    |                                              |                                              | max   |
| I <sub>S</sub>   | Supply Current                   | Per Amplifier             | 650                | 800                                          | 800                                          | μΑ    |
|                  |                                  |                           |                    | 880                                          | 880                                          | max   |



## 5.0V AC Electrical Characteristics (1)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25$ °C,  $V^+ = 5.0V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface limits** apply at the temperature extremes.

| Symbol         | Parameter                       | Conditions                                 | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units     |
|----------------|---------------------------------|--------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|-----------|
| SR             | Slew Rate                       | 8 V <sub>PP</sub> @ V <sup>+</sup> 12V     | 25                 | 15                                           | 13                                           | V/µs      |
|                |                                 | $R_S > 1 k\Omega$                          |                    | 13                                           | 11                                           | min       |
| GBW            | Gain-Bandwidth Product          | f = 50 kHz                                 | 17                 | 10                                           | 10                                           | MHz       |
|                |                                 |                                            |                    | 6                                            | 6                                            | min       |
| $\phi_{m}$     | Phase Margin                    |                                            | 38                 |                                              |                                              | Deg       |
|                | Amp-to-Amp Isolation            |                                            | 130                |                                              |                                              | dB        |
| e <sub>n</sub> | Input-Referred<br>Voltage Noise | f = 1 kHz                                  | 16                 |                                              |                                              | nV<br>√Hz |
| i <sub>n</sub> | Input-Referred<br>Current Noise | f = 1 kHz                                  | 0.22               |                                              |                                              | pA<br>√Hz |
| T.H.D.         | Total Harmonic Distortion       | $f = 10 \text{ kHz}, R_L = 10 \text{ k}Ω,$ | 0.003              |                                              |                                              | %         |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>.

### 2.7V DC Electrical Characteristics(1)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extreme

| Symbol          | Parameter                       | Conditions               | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |  |
|-----------------|---------------------------------|--------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------|--|
| $V_{OS}$        | Input Offset Voltage            |                          | 0.4                | 1.8                                          | 2.5                                          | mV    |  |
|                 |                                 |                          |                    | 4.3                                          | 5                                            | max   |  |
| I <sub>B</sub>  | Input Bias Current              |                          | 150                | 250                                          | 300                                          | nA    |  |
|                 |                                 |                          |                    | 526                                          | 526                                          | max   |  |
| Ios             | Input Offset Current            |                          | 4                  | 30                                           | 30                                           | nA    |  |
|                 |                                 |                          |                    | 80                                           | 80                                           | max   |  |
| R <sub>IN</sub> | Input Resistance                |                          | 128                |                                              |                                              | ΜΩ    |  |
| CMRR            | Common Mode                     | $0V \le V_{CM} \le 1.8V$ | 90                 |                                              |                                              | dB    |  |
|                 | Rejection Ratio                 | $0V \le V_{CM} \le 2.7V$ | 76                 |                                              |                                              | min   |  |
| PSRR            | Power Supply<br>Rejection Ratio | 3V ≤ V+ ≤ 5V             | 79                 |                                              |                                              |       |  |
| V <sub>CM</sub> | Input Common-Mode               |                          | -0.25              | 0                                            | 0                                            | V min |  |
|                 | Voltage Range                   |                          | 2.95               | 2.7                                          | 2.7                                          | V max |  |
| A <sub>V</sub>  | Large Signal                    | R <sub>L</sub> = 10k     | 55                 |                                              |                                              | V/mV  |  |
|                 | Voltage Gain                    |                          |                    |                                              |                                              | min   |  |
| Vo              | Output Swing                    | $R_L = 100k\Omega$       | 0.019              | 0.08                                         | 0.08                                         | V     |  |
|                 |                                 |                          |                    | 0.112                                        | 0.112                                        | max   |  |
|                 |                                 |                          | 2.67               | 2.66                                         | 2.66                                         | V     |  |
|                 |                                 |                          |                    | 2.25                                         | 2.25                                         | min   |  |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>.

Submit Documentation Feedback

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> All limits are guaranteed by testing or statistical analysis.



## 2.7V DC Electrical Characteristics<sup>(1)</sup> (continued)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25$ °C,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extreme

| Symbol | Parameter      | Conditions    | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |
|--------|----------------|---------------|--------------------|----------------------------------------------|----------------------------------------------|-------|
| Is     | Supply Current | Per Amplifier | 510                | 800                                          | 800                                          | μΑ    |
|        |                |               |                    | 880                                          | 880                                          | max   |

## 2.7V AC Electrical Characteristics(1)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extreme

| Symbol         | Parameter              | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |
|----------------|------------------------|------------|--------------------|----------------------------------------------|----------------------------------------------|-------|
| GBW            | Gain-Bandwidth Product | f = 50 kHz | 9                  |                                              |                                              | MHz   |
| φ <sub>m</sub> | Phase Margin           |            | 36                 |                                              |                                              | Deg   |
| G <sub>m</sub> | Gain Margin            |            | 6                  |                                              |                                              | dB    |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>.

## 24V Electrical Characteristics(1)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25$  °C,  $V^+ = 24V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extreme

| Symbol          | Parameter                       | Conditions                 | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units       |
|-----------------|---------------------------------|----------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------------|
| Vos             | Input Offset Voltage            |                            | 1.3                | 2                                            | 3.8                                          | mV          |
|                 |                                 |                            |                    | 4.8                                          | 4.8                                          | max         |
| I <sub>B</sub>  | Input Bias Current              |                            | 174                |                                              |                                              | nA<br>max   |
| I <sub>OS</sub> | Input Offset Current            |                            | 5                  |                                              |                                              | nA<br>max   |
| R <sub>IN</sub> | Input Resistance                |                            | 288                |                                              |                                              | ΜΩ          |
| CMRR            | Common Mode                     | 0V ≤ V <sub>CM</sub> ≤ 23V | 114                |                                              |                                              | dB          |
|                 | Rejection Ratio                 | $0V \le V_{CM} \le 24V$    | 100                |                                              |                                              | min         |
| PSRR            | Power Supply<br>Rejection Ratio | $0V \le V_{CM} \le 24V$    | 87                 |                                              |                                              |             |
| V <sub>CM</sub> | Input Common-Mode               |                            | -0.25              | 0                                            | 0                                            | V min       |
|                 | Voltage Range                   |                            | 24.25              | 24                                           | 24                                           | V max       |
| A <sub>V</sub>  | Large Signal<br>Voltage Gain    | R <sub>L</sub> = 10k       | 500                |                                              |                                              | V/mV<br>min |
| Vo              | Output Swing                    | R <sub>L</sub> = 10 kΩ     | 0.07               | 0.15                                         | 0.15                                         | V           |
|                 |                                 |                            |                    | 0.185                                        | 0.185                                        | max         |
|                 |                                 |                            | 23.85              | 23.81                                        | 23.81                                        | V           |
|                 |                                 |                            |                    | 23.62                                        | 23.62                                        | min         |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> All limits are guaranteed by testing or statistical analysis.

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> All limits are guaranteed by testing or statistical analysis.



# 24V Electrical Characteristics<sup>(1)</sup> (continued)

Unless Otherwise Specified, All Limits Guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 24V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extreme

| Symbol | Parameter              | Conditions    | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units |
|--------|------------------------|---------------|--------------------|----------------------------------------------|----------------------------------------------|-------|
| Is     | Supply Current         | Per Amplifier | 750                | 1100                                         | 1100                                         | μΑ    |
|        |                        |               |                    | 1150                                         | 1150                                         | max   |
| GBW    | Gain-Bandwidth Product | f = 50 kHz    | 18                 |                                              |                                              | MHz   |



## **Typical Performance Characteristics**

 $T_A = 25$ °C,  $R_L = 10 \text{ k}\Omega$  Unless Otherwise Specified



















Bias Current vs. V<sub>CM</sub> 500 400  $= \pm 5 V$ 300 BIAS CURRENT (nA) 200 100 0 +85°C -100 -200 -300 -40°C -400 -500

-6

0

COMMON MODE VOLTAGE (V)

Figure 12.

3

















OUTPUT SWING FROM V+ (mV)

Figure 18.

























Submit Documentation Feedback



 $T_A = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$  Unless Otherwise Specified





Figure 30.







Figure 31.



Figure 33.



 $T_A = 25$ °C,  $R_L = 10 \text{ k}\Omega$  Unless Otherwise Specified







#### LM6142/LM6144 APPLICATION IDEAS

The LM6142 brings a new level of ease of use to op amp system design.

With greater than rail-to-rail input voltage range concern over exceeding the common-mode voltage range is eliminated.

Rail-to-rail output swing provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages.

The high gain-bandwidth with low supply current opens new battery powered applications, where high power consumption, previously reduced battery life to unacceptable levels.

To take advantage of these features, some ideas should be kept in mind.

#### **ENHANCED SLEW RATE**

Unlike most bipolar op amps, the unique phase reversal prevention/speed-up circuit in the input stage causes the slew rate to be very much a function of the input signal amplitude.

Figure 36 shows how excess input signal, is routed around the input collector-base junctions, directly to the current mirrors.

The LM6142/LM6144 input stage converts the input voltage change to a current change. This current change drives the current mirrors through the collectors of Q1–Q2, Q3–Q4 when the input levels are normal.



Figure 36.

If the input signal exceeds the slew rate of the input stage, the differential input voltage rises above two diode drops. This excess signal bypasses the normal input transistors, (Q1–Q4), and is routed in correct phase through the two additional transistors, (Q5, Q6), directly into the current mirrors.

This rerouting of excess signal allows the slew-rate to increase by a factor of 10 to 1 or more. (See Figure 37.)

As the overdrive increases, the op amp reacts better than a conventional op amp. Large fast pulses will raise the slew- rate to around 30V to 60V/µs.



Figure 37. Slew Rate vs.  $\Delta$  V<sub>IN</sub> V<sub>S</sub> = ±5V

This effect is most noticeable at higher supply voltages and lower gains where incoming signals are likely to be large.

This new input circuit also eliminates the phase reversal seen in many op amps when they are overdriven.

This speed-up action adds stability to the system when driving large capacitive loads.

#### **DRIVING CAPACITIVE LOADS**

Capacitive loads decrease the phase margin of all op amps. This is caused by the output resistance of the amplifier and the load capacitance forming an R-C phase lag network. This can lead to overshoot, ringing and oscillation. Slew rate limiting can also cause additional lag. Most op amps with a fixed maximum slew-rate will lag further and further behind when driving capacitive loads even though the differential input voltage raises. With the LM6142, the lag causes the slew rate to raise. The increased slew-rate keeps the output following the input much better. This effectively reduces phase lag. After the output has caught up with the input, the differential input voltage drops down and the amplifier settles rapidly.

These features allow the LM6142 to drive capacitive loads as large as 1000pF at unity gain and not oscillate. The scope photos (Figure 38 and Figure 39) above show the LM6142 driving a l000pF load. In Figure 38, the upper trace is with no capacitive load and the lower trace is with a 1000pF load. Here we are operating on  $\pm 12$ V supplies with a 20 V<sub>PP</sub> pulse. Excellent response is obtained with a C<sub>f</sub> of l0pF. In Figure 39, the supplies have been reduced to  $\pm 2.5$ V, the pulse is 4 V<sub>PP</sub> and C<sub>f</sub> is 39pF. The best value for the compensation capacitor is best established after the board layout is finished because the value is dependent on board stray capacity, the value of the feedback resistor, the closed loop gain and, to some extent, the supply voltage.

Another effect that is common to all op amps is the phase shift caused by the feedback resistor and the input capacitance. This phase shift also reduces phase margin. This effect is taken care of at the same time as the effect of the capacitive load when the capacitor is placed across the feedback resistor.

The circuit shown in Figure 40 was used for these scope photos.



Figure 38.





Figure 39.



Figure 40.

## **Typical Applications**

#### FISH FINDER/ DEPTH SOUNDER.

The LM6142/LM6144 is an excellent choice for battery operated fish finders. The low supply current, high gain-bandwidth and full rail to rail output swing of the LM6142 provides an ideal combination for use in this and similar applications.

#### **ANALOG TO DIGITAL CONVERTER BUFFER**

The high capacitive load driving ability, rail-to-rail input and output range with the excellent CMR of 82 dB, make the LM6142/LM6144 a good choice for buffering the inputs of A to D converters.

#### 3 OP AMP INSTRUMENTATION AMP WITH RAIL-TO-RAIL INPUT AND OUTPUT

Using the LM6144, a 3 op amp instrumentation amplifier with rail-to-rail inputs and rail to rail output can be made. These features make these instrumentation amplifiers ideal for single supply systems.

Some manufacturers use a precision voltage divider array of 5 resistors to divide the common-mode voltage to get an input range of rail-to-rail or greater. The problem with this method is that it also divides the signal, so to even get unity gain, the amplifier must be run at high closed loop gains. This raises the noise and drift by the internal gain factor and lowers the input impedance. Any mismatch in these precision resistors reduces the CMR as well. Using the LM6144, all of these problems are eliminated.

In this example, amplifiers A and B act as buffers to the differential stage (Figure 41). These buffers assure that the input impedance is over  $100M\Omega$  and they eliminate the requirement for precision matched resistors in the input stage. They also assure that the difference amp is driven from a voltage source. This is necessary to maintain the CMR set by the matching of R1–R2 with R3–R4.





Figure 41.

The gain is set by the ratio of R2/R1 and R3 should equal R1 and R4 equal R2. Making R4 slightly smaller than R2 and adding a trim pot equal to twice the difference between R2 and R4 will allow the CMR to be adjusted for optimum.

With both rail to rail input and output ranges, the inputs and outputs are only limited by the supply voltages. Remember that even with rail-to-rail output, the output can not swing past the supplies so the combined common mode voltage plus the signal should not be greater than the supplies or limiting will occur.

#### SPICE MACROMODEL

A SPICE macromodel of this and many other Texas Instruments op amps is available http://www.ti.com/ww/en/analog/webench/index.shtml?DCMP=hpa\_sva\_webench&HQS=webench-bb.





## **REVISION HISTORY**

| Cł | hanges from Revision C (March 2013) to Revision D  | Pag | ge |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format |     | 16 |

www.ti.com 25-Oct-2024

#### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM6142AIM/NOPB   | OBSOLETE | SOIC         | D                  | 8    |                | TBD          | Call TI                       | Call TI            | -40 to 85    | LM614<br>2AIM           |         |
| LM6142AIMX/NOPB  | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM614<br>2AIM           | Samples |
| LM6142BIM/NOPB   | OBSOLETE | SOIC         | D                  | 8    |                | TBD          | Call TI                       | Call TI            | -40 to 85    | LM614<br>2BIM           |         |
| LM6142BIMX/NOPB  | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM614<br>2BIM           | Samples |
| LM6142BIN/NOPB   | ACTIVE   | PDIP         | Р                  | 8    | 40             | RoHS & Green | NIPDAU                        | Level-1-NA-UNLIM   | -40 to 85    | LM6142<br>BIN           | Samples |
| LM6144AIM/NOPB   | OBSOLETE | SOIC         | D                  | 14   |                | TBD          | Call TI                       | Call TI            | -40 to 85    | LM6144<br>AIM           |         |
| LM6144AIMX/NOPB  | ACTIVE   | SOIC         | D                  | 14   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM6144<br>AIM           | Samples |
| LM6144BIM/NOPB   | OBSOLETE | SOIC         | D                  | 14   |                | TBD          | Call TI                       | Call TI            | -40 to 85    | LM6144<br>BIM           |         |
| LM6144BIMX/NOPB  | ACTIVE   | SOIC         | D                  | 14   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM6144<br>BIM           | Samples |
| LM6144BIN/NOPB   | ACTIVE   | PDIP         | N                  | 14   | 25             | RoHS & Green | NIPDAU                        | Level-1-NA-UNLIM   | -40 to 85    | LM6144BIN               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## PACKAGE OPTION ADDENDUM

www.ti.com 25-Oct-2024

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Oct-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM6142AIMX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM6142BIMX/NOPB | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM6144AIMX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LM6144BIMX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |



www.ti.com 26-Oct-2024



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM6142AIMX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM6142BIMX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM6144AIMX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LM6144BIMX/NOPB | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Oct-2024

### **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM6142BIN/NOPB | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |
| LM6144BIN/NOPB | N            | PDIP         | 14   | 25  | 502    | 14     | 11938  | 4.32   |





#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated