









**SN74AHCT594** 

SCLS417K - JUNE 1998 - REVISED JULY 2024

# **SN74AHCT594 8-Bit Shift Registers With Output Registers**

#### 1 Features

- Inputs are TTL-voltage compatible
- 8-bit serial-in, parallel-out shift registers with storage
- Independent direct overriding clears on shift and storage registers
- Independent clocks for both shift and storage registers
- Latch-up performance exceeds 100mA per JESD, 78 class II
- ESD protection exceeds JESD 22
  - ±3500V human-body model
  - ±200V machine model

# 2 Applications

- **Network Switches**
- Power Infrastructure
- PCs. Notebooks
- Health and Fitness, Wearables
- Tests and Measurements

## 3 Description

The SN74AHCT594 device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE(3)     |
|-------------|------------------------|-----------------|------------------|
|             | N (PDIP, 16)           | 19.3mm × 9.4mm  | 19.32mm x 6.35mm |
|             | DB (SSOP, 16)          | 6.2mm × 7.8mm   | 6.20mm x 5.30mm  |
| SN74AHCT594 | PW (TSSOP , 16)        | 5mm × 6.4mm     | 5.00mm x 4.40mm  |
|             | NS (SOP, 16)           | 10.2mm x 7.8mm  | 10.20mm x 5.30mm |
|             | D (SOIC, 16)           | 9.9mm × 6mm     | 9.90mm x 3.90mm  |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and (2)includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



**Simplified Schematic** 



# **Table of Contents**

| 1 Features1                           | 7.1 Overview                            | 9                |
|---------------------------------------|-----------------------------------------|------------------|
| 2 Applications1                       | 7.2 Functional Block Diagram            | 9                |
| 3 Description1                        | 7.3 Feature Description                 | 10               |
| 4 Pin Configuration and Functions3    | 7.4 Device Functional Modes             | 10               |
| 5 Specifications4                     | 8 Application and Implementation        | 11               |
| 5.1 Absolute Maximum Ratings4         | 8.1 Application Information             | 11               |
| 5.2 ESD Ratings4                      | 8.2 Typical Application                 | 11               |
| 5.3 Recommended Operating Conditions4 | 8.3 Power Supply Recommendations        | 1 <mark>2</mark> |
| 5.4 Thermal Information5              | 8.4 Layout                              | 12               |
| 5.5 Electrical Characteristics5       | 9 Device and Documentation Support      | 14               |
| 5.6 Timing Requirements5              | 9.1 Related Links                       | 14               |
| 5.7 Switching Characteristics6        | 9.2 Trademarks                          | 14               |
| 5.8 Noise Characteristics6            | 9.3 Electrostatic Discharge Caution     | 14               |
| 5.9 Operating Characteristics6        | 9.4 Glossary                            | 14               |
| 5.10 Typical Characteristics7         | 10 Revision History                     | 14               |
| 6 Parameter Measurement Information8  | 11 Mechanical, Packaging, and Orderable |                  |
| 7 Detailed Description9               | Information                             | 14               |
|                                       |                                         |                  |

# **4 Pin Configuration and Functions**

SN54AHCT594 . . . J OR W PACKAGE SN74AHCT594 . . . D, DB, N, NS, OR PW PACKAGE (TOP VIEW)



## SN54AHCT594 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

Figure 4-1.

|     | PIN             | TVDE | DECORPORTION  |
|-----|-----------------|------|---------------|
| NO. | NAME            | TYPE | DESCRIPTION   |
| 1   | Q <sub>B</sub>  | 0    | Output B      |
| 2   | Q <sub>C</sub>  | 0    | Output C      |
| 3   | Q <sub>D</sub>  | 0    | Output D      |
| 4   | Q <sub>E</sub>  | 0    | Output E      |
| 5   | Q <sub>F</sub>  | 0    | Output F      |
| 6   | $Q_{G}$         | 0    | Output G      |
| 7   | Q <sub>H</sub>  | 0    | Output H      |
| 8   | GND             | _    | Ground Pin    |
| 9   | Q <sub>H</sub>  | 1    | QH inverted   |
| 10  | SRCLR           | 1    | Serial Clear  |
| 11  | SRCLK           | 1    | Serial Clock  |
| 12  | RCLK            | 1    | Storage Clock |
| 13  | RCLR            | 1    | Storage Clear |
| 14  | SER             | 1    | Serial Input  |
| 15  | Q <sub>A</sub>  | 0    | Output A      |
| 16  | V <sub>CC</sub> | _    | Power pin     |



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                       | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|---------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                              |                                       | -0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>                |                                       | -0.5 | 7                     | V    |
| Vo               | Output voltage range <sup>(2)</sup>               |                                       | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0                    |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$           |      | ±20                   | mA   |
| Io               | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub> |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                       |      | ±75                   | mA   |
| T <sub>stg</sub> | Storage Temperature Range                         |                                       | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 5.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                     | SN74AHCT594 |                 | UNIT |
|-----------------|-------------------------------------|-------------|-----------------|------|
|                 |                                     | MIN         | MAX             | ONII |
| V <sub>CC</sub> | Supply voltage                      | 4.5         | 5.5             | V    |
| V <sub>IH</sub> | High-level input voltage            | 2           |                 | V    |
| V <sub>IL</sub> | Low-level input voltage             |             | 0.8             | V    |
| VI              | Input voltage                       | 0           | 5.5             | V    |
| Vo              | Output voltage                      | 0           | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current           |             | -8              | mA   |
| I <sub>OL</sub> | Low-level output current            |             | 8               | mA   |
| Δt/Δν           | Input transition rise and fall time |             | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature      | -40         | 125             | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, (SCBA004).

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process



#### **5.4 Thermal Information**

|                       |                                              | SN74AHCT594 |       |         |      |       |        |
|-----------------------|----------------------------------------------|-------------|-------|---------|------|-------|--------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D           | DB    | N       | NS   | PW    | UNIT   |
|                       |                                              |             |       | 16 PINS |      |       |        |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 93.8        | 129.6 | 47.5    | 79.1 | 135.9 |        |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 54.7        | 90    | 34.9    | 35.4 | 70.3  |        |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 50.9        | 92.7  | 27.5    | 39.9 | 81.3  | °C/W   |
| ΨЈТ                   | Junction-to-top characterization parameter   | 20.8        | 46.1  | 19.8    | 5.4  | 22.5  | - C/VV |
| ΨЈВ                   | Junction-to-board characterization parameter | 50.7        | 91.7  | 27.4    | 39.5 | 80.8  |        |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A   | N/A     | N/A  | N/A   |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS                                               | V <sub>CC</sub> | T,   | = 25°C |      | -40°C to 85°C |                   | -40°C to 125°C |                   | UNIT |
|----------------------|---------------------------------------------------------------|-----------------|------|--------|------|---------------|-------------------|----------------|-------------------|------|
| PARAMETER            | TEST CONDITIONS                                               | <b>V</b> CC     | MIN  | TYP    | MAX  | MIN           | MAX               | MIN            | MAX               | ONT  |
| V <sub>OH</sub>      | I <sub>OH</sub> = -50 μA                                      | 4.5 V           | 4.4  | 4.5    |      | 4.4           |                   | 4.4            |                   | V    |
| VOH                  | I <sub>OH</sub> = -8 mA                                       | 4.5 V           | 3.94 |        |      | 3.8           |                   | 3.8            |                   | V    |
| Va                   | Ι <sub>ΟL</sub> = 50 μΑ                                       | 4.5V            |      |        | 0.1  |               | 0.1               |                | 0.1               | V    |
| V <sub>OL</sub>      | I <sub>OL</sub> = 8 mA                                        | 4.50            |      |        | 0.36 |               | 0.44              |                | 0.44              | V    |
| I <sub>I</sub>       | V <sub>I</sub> = 5.5 V or GND                                 | 0 V to<br>5.5 V |      |        | ±0.1 |               | ±1 <sup>(1)</sup> |                | ±1 <sup>(1)</sup> | μΑ   |
| Icc                  | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |      |        | 2    |               | 20                |                | 20                | μΑ   |
| ΔI <sub>CC</sub> (2) | One input at 3.5 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |      |        | 2    |               | 2.2               |                | 2.2               | mA   |
| C <sub>i</sub>       | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 2      | 10   |               | 10                |                | 10                | pF   |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ .

# 5.6 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

|                 | DADAMETE                      | PARAMETER                           |     | T <sub>A</sub> = 25°C |     | 35°C | -40°C to 125°C |     | UNIT |
|-----------------|-------------------------------|-------------------------------------|-----|-----------------------|-----|------|----------------|-----|------|
|                 | FARAMET                       | in                                  | MIN | MAX                   | MIN | MAX  | MIN            | MAX | ONII |
|                 | Pulse duration                | RCLK or SRCLK high or low           | 5   |                       | 5.5 |      | 6.5            |     | ns   |
| l'w             | t <sub>w</sub> Pulse duration | RCLR or SRCLR low                   | 5.2 |                       | 5.5 |      | 6              |     | 115  |
|                 |                               | SER before SRCLK↑                   | 3   |                       | 3   |      | 3.5            |     |      |
|                 |                               | SRCLK↑ before RCLK↑(1)              | 5   |                       | 5   |      | 5.5            |     |      |
|                 |                               | SRCLR low before RCLK↑              | 5   |                       | 5   |      | 5.5            |     |      |
| t <sub>su</sub> | Setup time                    | SRCLR high (inactive) before SRCLK↑ | 2.9 |                       | 3.3 |      | 4              |     | ns   |
|                 |                               | RCLR high (inactive) before RCLK↑   | 3.4 |                       | 3.8 |      | 4.5            |     |      |
| t <sub>h</sub>  | Hold time                     | SER after SRCLK↑                    | 2   |                       | 2   |      | 2.5            |     | ns   |

<sup>(1)</sup> This setup time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.

<sup>(2)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.



# **5.7 Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM    | то                              | LOAD                   | Т                  | A = 25°C           |                    | –40°C to | 85°C | -40°C to 1 | 25°C | UNIT   |
|------------------|---------|---------------------------------|------------------------|--------------------|--------------------|--------------------|----------|------|------------|------|--------|
| PARAMETER        | (INPUT) | (OUTPUT)                        | CAPACITANCE            | MIN                | TYP                | MAX                | MIN      | MAX  | MIN        | MAX  | UNII   |
| f                |         |                                 | C <sub>L</sub> = 15 pF | 135 <sup>(1)</sup> | 170 <sup>(1)</sup> |                    | 115      |      | 115        |      | MHz    |
| f <sub>max</sub> |         |                                 | C <sub>L</sub> = 50 pF | 120                | 140                |                    | 95       |      | 95         |      | IVITIZ |
| t <sub>PLH</sub> | RCLK    | $Q_A - Q_H$                     | C <sub>1</sub> = 15 pF |                    | 3.3(1)             | 6.2 <sup>(1)</sup> | 1        | 6.5  | 1          | 7.5  | ns     |
| t <sub>PHL</sub> | ROLK    | $Q_A - Q_H$                     | О 15 рг                |                    | 3.7(1)             | 6.5 <sup>(1)</sup> | 1        | 6.9  | 1          | 7.8  | 115    |
| t <sub>PLH</sub> | SRCLK   | Q <sub>H</sub>                  | C <sub>L</sub> = 15 pF |                    | 3.7(1)             | 6.8 <sup>(1)</sup> | 1        | 7.2  | 1          | 8    | ns     |
| t <sub>PHL</sub> | SKOLK   | QH'                             | О 15 рг                |                    | 4.1 <sup>(1)</sup> | 7.2 <sup>(1)</sup> | 1        | 7.6  | 1          | 8.5  | 115    |
| t <sub>PHL</sub> | RCLR    | Q <sub>A</sub> – Q <sub>H</sub> | C <sub>L</sub> = 15 pF |                    | 4.5 <sup>(1)</sup> | 7.6 <sup>(1)</sup> | 1        | 8.2  | 1          | 9.5  | ns     |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H</sub> '                | C <sub>L</sub> = 15 pF |                    | 4.1 <sup>(1)</sup> | 7.1 <sup>(1)</sup> | 1        | 7.6  | 1          | 8.5  | 115    |
| t <sub>PLH</sub> | RCLK    | Q <sub>A</sub> – Q <sub>H</sub> | C <sub>L</sub> = 50 pF |                    | 4.9                | 7.8                | 1        | 8.3  | 1          | 9.5  | no     |
| t <sub>PHL</sub> | ROLK    | $Q_A - Q_H$                     | C <sub>L</sub> = 50 pr |                    | 5.8                | 8.9                | 1        | 9.7  | 1          | 10.5 | ns     |
| t <sub>PLH</sub> | SBCLK   | 0                               | C = 50 pF              |                    | 5.5                | 8.6                | 1        | 9.7  | 1          | 10   | no     |
| t <sub>PHL</sub> | SRCLK   | Q <sub>H'</sub>                 | C <sub>L</sub> = 50 pF |                    | 6                  | 9.2                | 1        | 10.1 | 1          | 11   | ns     |
| t <sub>PHL</sub> | RCLR    | Q <sub>A</sub> – Q <sub>H</sub> | C <sub>L</sub> = 50 pF |                    | 6.6                | 10                 | 1        | 10.7 | 1          | 11.5 | ns     |
| t <sub>PHL</sub> | SRCLR   | Q <sub>H'</sub>                 | C <sub>L</sub> = 50 pF |                    | 6                  | 9.2                | 1        | 10.1 | 1          | 11   | ns     |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### **5.8 Noise Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | SN7         | 4AHCT594 |      | UNIT |
|--------------------|-----------------------------------------------|-------------|----------|------|------|
|                    | PARAINE I ER                                  | MIN TYP MAX |          | UNII |      |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |             | 1        |      | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |             | -0.6     |      | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |             | 3.8      |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2           |          |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |             |          | 0.8  | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

# **5.9 Operating Characteristics**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|   | PARAMETER                     | TEST CONDITIONS    | TYP | UNIT |
|---|-------------------------------|--------------------|-----|------|
| C | Power dissipation capacitance | No load, f = 1 MHz | 112 | pF   |

# **5.10 Typical Characteristics**



Figure 5-1. TPD vs Temperature



#### **6 Parameter Measurement Information**



- C<sub>L</sub> includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns.
- The outputs are measured one at a time with one input transition per measurement.
- All parameters and waveforms are not applicable to all devices.

Figure 6-1. Load Circuit and Voltage Waveforms

Product Folder Links: SN74AHCT594

Submit Document Feedback



# 7 Detailed Description

#### 7.1 Overview

The 'AHCT594 devices contain an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Separate clocks and direct overriding clear ( $\overline{SRCLR}$ ,  $\overline{RCLR}$ ) inputs are provided on both the shift and storage registers. A serial ( $Q_{H'}$ ) output is provided for cascading purposes.

Both the shift register (SRCLK) and storage register (RCLK) clocks are positive edge triggered. If both clocks are connected together, the shift register always is one count pulse ahead of the storage register.

## 7.2 Functional Block Diagram





# 7.3 Feature Description

- $V_{CC}$  is optimized at 5 V
- Allow Up voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- Slow edge rates minimize output ringing
- Inputs are TTL-Voltage compatible

#### 7.4 Device Functional Modes

**Table 7-1. Function Table** 

|     |              | INPUTS |              |      | FUNCTION                                                                                              |
|-----|--------------|--------|--------------|------|-------------------------------------------------------------------------------------------------------|
| SER | SRCLK        | SRCLR  | RCLK         | RCLR | FUNCTION                                                                                              |
| Х   | Х            | L      | Х            | Х    | Shift register is cleared.                                                                            |
| L   | <b>↑</b>     | Н      | Х            | Х    | First stage of shift register goes low. Other stages store the data of previous stage, respectively.  |
| Н   | <b>↑</b>     | Н      | Х            | Х    | First stage of shift register goes high. Other stages store the data of previous stage, respectively. |
| L   | $\downarrow$ | Н      | Х            | Х    | Shift-register state is not changed.                                                                  |
| Х   | X            | Χ      | X            | L    | Storage register is cleared.                                                                          |
| X   | X            | X      | <b>↑</b>     | Н    | Shift-register data is stored in the storage register.                                                |
| X   | X            | X      | $\downarrow$ | Н    | Storage-register state is not changed.                                                                |



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

SN74AHCT594 is a low drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8 V  $V_{IL}$  and 2 V  $V_{IH}$ . This feature makes it Ideal for translating up from 3.3 V to 5 V. Figure 8-2 shows this type of translation.

#### 8.2 Typical Application



Figure 8-1. Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.



#### 8.2.2 Detailed Design Procedure

- 1. Recommended Input conditions
  - Rise time and fall time specs see ( $\Delta t/\Delta V$ ) in Section 5.3 table.
  - Specified High and low levels. See  $(V_{IH} \text{ and } V_{IL})$  in Section 5.3 table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid Vcc
- 2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 75 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>

#### 8.2.3 Application Curves



#### 8.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Section 5.3 table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 8-3 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.



# 8.4.2 Layout Example



Figure 8-3. Example Layout for the SN74AHCT594



# 9 Device and Documentation Support

#### 9.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### Table 9-1. Related Links

| PARTS       | PARTS PRODUCT FOLDER |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-------------|----------------------|------------|---------------------|---------------------|---------------------|--|
| SN74AHCT594 | Click here           | Click here | Click here          | Click here          | Click here          |  |

#### 9.2 Trademarks

All trademarks are the property of their respective owners.

#### 9.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.4 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 10 Revision History

#### Changes from Revision J (April 2024) to Revision K (July 2024) Updated thermal values for D package from RθJA = 80.2 to 93.8, RθJC(top) = 39.1 to 54.7, RθJB = 27.7 to

#### Changes from Revision I (December 2014) to Revision J (April 2024)

Page

**Page** 

- Deleted references to machine model throughout the data sheet and updated structural layout of data sheet to current standard......1 Updated RθJA values: DB = 97.5 to 129.6, PW = 105.7 to 135.9; Updated DB and PW packages for RθJC(top), RθJB, ΨJT, ΨJB, and RθJC(bot), all values in °C/W ......5

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 20-May-2024

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74AHCT594DBR   | ACTIVE     | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | HB594                   | Samples |
| SN74AHCT594DR    | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT594                 | Samples |
| SN74AHCT594N     | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | -40 to 125   | SN74AHCT594N            | Samples |
| SN74AHCT594NSR   | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT594                 | Samples |
| SN74AHCT594PWR   | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | HB594                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-May-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHCT594:

Automotive: SN74AHCT594-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

www.ti.com 30-May-2024

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT594DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74AHCT594DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT594NSR | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT594PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 30-May-2024



#### \*All dimensions are nominal

| 7 til dillionolono dio monimal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74AHCT594DBR                 | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT594DR                  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74AHCT594NSR                 | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT594PWR                 | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-May-2024

#### **TUBE**



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74AHCT594N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



#### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated