SLRS014C - MARCH 1986 - REVISED SEPTEMBER 1995

- Designed for –52-V Battery Operation
- 50-mA Output Current Capability
- Input Compatible With TTL and CMOS
- High Common-Mode Input Voltage Range
- Very Low Input Current
- Fail-Safe Disconnect Feature
- Built-in Output Clamp Diode
- Direct Replacement for National DS3680 and Fairchild μA3680

#### description

The DS3680 telephone relay driver is a monolithic integrated circuit designed to interface -48-V relay systems to TTL or other systems in telephone applications. It is capable of sourcing up to 50 mA from standard -52-V battery power. To reduce the effects of noise and IR drop between logic ground and battery ground, these drivers are designed to operate with a common-mode input range of ±20 V referenced to battery ground. The common-mode input voltages for the four drivers can be different, so a wide range of input elements can be accommodated. The high-impedance inputs are compatible with positive TTL and CMOS levels or negative logic levels. A clamp network is included in the driver outputs to limit high-voltage transients generated by the relay coil during switching. The complementary inputs ensure that the driver output is off as a fail-safe condition when either output is open.

The DS3680 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

| D OR N PACKAGE<br>(TOP VIEW)                                       |                                 |   |                                      |                                                                 |  |  |  |  |  |  |
|--------------------------------------------------------------------|---------------------------------|---|--------------------------------------|-----------------------------------------------------------------|--|--|--|--|--|--|
| 1 IN+[<br>1 IN-[<br>2 IN-[<br>2 IN+[<br>3 IN+[<br>3 IN-[<br>4 IN-[ | 1<br>2<br>3<br>4<br>5<br>6<br>7 | υ | 14<br>13<br>12<br>11<br>10<br>9<br>8 | BAT GND<br>1 OUT<br>2 OUT<br>3 OUT<br>4 OUT<br>BAT NEG<br>4 IN+ |  |  |  |  |  |  |
|                                                                    |                                 |   | Ŭ                                    |                                                                 |  |  |  |  |  |  |

#### symbol (each driver)



#### schematic diagram (each driver)



All resistor values shown are nominal.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

SLRS014C - MARCH 1986 - REVISED SEPTEMBER 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range at BAT NEG, V <sub>BAT</sub> (see Note 1)<br>Input voltage range with respect to BAT GND<br>Input voltage range with respect to BAT NEG<br>Differential input voltage, V <sub>ID</sub> (see Note 2)<br>Output current, I <sub>O</sub> : Resistive load<br>Inductive load<br>Inductive output load<br>Operating free-air temperature range, T <sub>A</sub> | −70 V to 20 V   −0.5 V to 70 V   ±20 V   −100 mA   −50 mA   5 H   See Dissipation Rating Table   0°C to 70°C   −65°C to 150°C |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds .                                                                                                                                                                                                                                                                                                                 |                                                                                                                               |

NOTES: 1. All voltages are with respect to BAT GND, unless otherwise specified.

2. Differential input voltages are at the noninverting input terminal IN+ with respect to the inverting input terminal IN-.

| DISSIPATION RATING TABLE |                                       |                                                |                                       |  |  |  |  |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|--|--|--|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |  |  |  |  |  |
| D                        | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                |  |  |  |  |  |  |
| N                        | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                |  |  |  |  |  |  |

#### recommended operating conditions

|                                                | MIN  | MAX | UNIT |
|------------------------------------------------|------|-----|------|
| Supply voltage, VBAT-                          | -10  | -60 | V    |
| Input voltage, either input                    | -20† | 20  | V    |
| High-level differential input voltage, VIDH    | 2    | 20  | V    |
| Low-level differential input voltage, VIDL     | -20† | 0.8 | V    |
| Operating free-air temperature, T <sub>A</sub> | 0    | 70  | °C   |

<sup>†</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for input voltage levels.

# electrical characteristics over recommended operating free-air temperature range, $V_{BAT-} = -52 V$ (unless otherwise noted)

|                    | PARAMETER                           | TEST CON                               | DITIONS                 | MIN  | TYP <sup>‡</sup> | MAX  | UNIT |
|--------------------|-------------------------------------|----------------------------------------|-------------------------|------|------------------|------|------|
|                    | High lovel input ourrept (into IN ) | $V_{ID} = 2 V$                         |                         |      | 40               | 100  | ۸    |
| ін                 | High-level input current (into IN+) | V <sub>ID</sub> = 7 V                  |                         | 375  | 1000             | μA   |      |
| 1                  | Low-level input current (into IN+)  | V <sub>ID</sub> = 0.4 V                |                         | 0.01 | 5                | ۸    |      |
| ۱Ľ                 | Low-level input current (into int+) | $V_{ID} = -7 V$                        |                         | -1   | -100             | μA   |      |
| V <sub>O(on)</sub> | On-stage output voltage             | I <sub>O</sub> = 50 mA,                | $V_{ID} = 2 V$          |      | -1.6             | -2.1 | V    |
|                    | Off-stage output current            | V <sub>O</sub> = V <sub>BAT</sub> -    | V <sub>ID</sub> = 0.8 V |      | -2               | -100 | ۸    |
| IO(off)            | On-stage output current             |                                        | Inputs open             |      | - 2              | -100 | μA   |
| IR                 | Clamp diode reverse current         | $V_{O} = 0$                            |                         |      | 2                | 100  | μΑ   |
| Var                | Output clamp voltage                | I <sub>O</sub> = 50 mA                 |                         | 0.9  | 1.2              | V    |      |
| VOK                | Output clamp voltage                | $I_{O} = -50 \text{ mA}, V_{BAT-} = 0$ |                         |      | -0.9             | -1.2 | v    |
| IBAT(on)           | On-state battery current            | All drivers on                         |                         |      | -2               | -4.4 | mA   |
| IBAT(off)          | Off-state battery current           | All drivers off                        |                         |      | -1               | -100 | μA   |

<sup>‡</sup> All typical values are at  $T_A = 25^{\circ}C$ .



SLRS014C - MARCH 1986 - REVISED SEPTEMBER 1995

### switching characteristics $V_{BAT-} = -52 \text{ V}, T_A = 25^{\circ}\text{C}$

|      | PARAMETER     | TEST CON                     | DITIONS             | MIN | TYP | MAX | UNIT |
|------|---------------|------------------------------|---------------------|-----|-----|-----|------|
| ton  | Turn-on time  | V <sub>ID</sub> = 3-V pulse, | $R_L = 1 k\Omega$ , |     | 1   | 10  | μs   |
| toff | Turn-off time | L = 1 H,                     | See Figure 2        |     | 1   | 10  | μs   |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Generalized Test Circuit, Each Driver



Figure 2. Test Circuit and Voltage Waveforms, Each Driver



SLRS014C - MARCH 1986 - REVISED SEPTEMBER 1995



**APPLICATION INFORMATION** 

Figure 3. Relay Driver





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| DS3680D          | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | DS3680                  | Samples |
| DS3680DE4        | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | DS3680                  | Samples |
| DS3680N          | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | DS3680N                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

# PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

5-Jan-2022

#### TUBE



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS3680D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| DS3680DE4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| DS3680N   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated