

[Sample &](http://www.ti.com/product/LP8731-Q1?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy



**[LP8731-Q1](http://www.ti.com/product/lp8731-q1?qgpn=lp8731-q1)** SNVSA28 –DECEMBER 2014

# **LP8731-Q1 Dual High-Current Step-Down DC-DC And Dual Linear Regulators with I <sup>2</sup>C Interface**

**Technical** [Documents](http://www.ti.com/product/LP8731-Q1?dcmp=dsproject&hqs=td&#doctype2)

- 
- 
- 
- 
- 
- 
- External Power-On-Reset Function for Buck1 and Buck2 (Power Good with Delay Function)
- **PARTIACE PARTIACE PARTIACE PACK**
- <span id="page-0-0"></span>LP8731-Q1 is an Automotive-Grade Product:
- **Step-Down DC/DC Converter (2xBuck)**
	- $-$  Programmable V<sub>OUT</sub> from:
		- $-$  Buck1 : 0.8875 V 1.675 V at 1.2 A
		- $-$  Buck2 : 0.8875 V 1.675 V at 1.2 A
	- Up to 96% Efficiency
	- PWM Switching Frequency of 2.1 MHz
	- ±2% Output Voltage Accuracy
	- Automatic Soft Start
- **Linear Regulators (2xLDO)**
	- Programmable  $V_{\text{OUT}}$  of 0.8 V to 3.3 V
	- ±3% Output Voltage Accuracy
	- 300-mA Output Current
	- 30-mV (Typical) Dropout

# <span id="page-0-2"></span>**2 Applications**

- Configurable Output PMU for ADAS (Advanced Driver Assistance Systems)
- FPGA, DSP Core Power
- Applications Processors

# <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/LP8731-Q1?dcmp=dsproject&hqs=sw&#desKit)** 

• Two LDOs for Powering Internal Processor The LP8731-Q1 is a multi-function, programmable Power Management Unit (PMU), optimized for low Functions and I/Os power FPGAs, microprocessors, and DSPs. This • High-Speed Serial Interface for Independent device integrates two highly efficient 1.2-A step-down<br>Control of Device Functions and Settings<br>DC-DC converters with dynamic voltage management DC-DC converters with dynamic voltage management • Precision Internal Reference (DVM), two 300-mA linear regulators, and a 400-kHz • Thermal Overload Protection  $I^2C$ -compatible interface to allow a host controller access to the internal control registers of the LP8731- Form Current Overload Protection<br>
G1. The LP8731-Q1 device additionally features<br>
Software Programmable Regulators<br>
programmable power-on sequencing. programmable power-on sequencing.

Support & **[Community](http://www.ti.com/product/LP8731-Q1?dcmp=dsproject&hqs=support&#community)** 

22

# **Device Information[\(1\)](#page-0-0)**



AECQ-100 Grade-1 Qualified (1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Schematic**





# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**





# <span id="page-2-0"></span>**5 Device Comparison Tables**



# **Table 1. Factory Default Programming(1)**

(1) All numbers are typical.

# **Table 2. Power Block Operation**



(1) VIN+ is the largest potential voltage on the device.

# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



# **Pin Functions**



**[LP8731-Q1](http://www.ti.com/product/lp8731-q1?qgpn=lp8731-q1)** SNVSA28 –DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

# **Pin Functions (continued)**





# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# <span id="page-4-3"></span>**7.3 Recommended Operating Conditions (Bucks)**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-4-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

**RUMENTS** 

# <span id="page-5-0"></span>**7.5 General Electrical Characteristics**

Unless otherwise noted,  $V_{\text{IN}} = 3.6$  V. Typical values and limits apply for T<sub>J</sub> = 25°C.<sup>(1)</sup>



(1) All voltages are with respect to the potential at the GND pin.

(2) VPOR is voltage at which the EPROM resets. This is different from the UVLO on VINLDO12, which is the voltage at which the regulators shut off; and is also different from the nPOR function, which signals if the regulators are in a specified range.

# <span id="page-5-1"></span>**7.6 Low Dropout Regulators, LDO1 And LDO2**

Unless otherwise noted,  $V_{IN}$  = 3.6 V, C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 0.47 µF. Typical values and limits apply for T<sub>J</sub> = 25°C.<sup>(1)(2)(3)</sup>



(1) All voltages are with respect to the potential at the GND pin.

(2) Minimum and Maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm.

C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.

(4) Pins A1 and/or A5 can operate from V<sub>IN</sub> min of 1.74 to a V<sub>IN</sub> max of 5.5 V. This rating is only for the series pass PMOS power FET. It allows the system design to use a lower voltage rating if the input voltage comes from a buck output. However, if  $V_{\text{IN}}$  is required to operate at a higher voltage than other device supply pins, it is necessary to wire the VINLDO12 pins (B4 an B5) and VINLDO1 and VINLDO2 pins (A1 and/or A5) together to that higher voltage so that the LDO core supply has sufficient head-room to operate the gate of the PMOS.

Limits apply over the entire operating junction temperature range for operation,  $-40^{\circ}$ C to 125°C.

(6)  $V_{IN}$  minimum for line regulation values is 1.8 V.

(7) Dropout voltage is the voltage difference between the input and the output at which the output voltage drops to 100 mV below its nominal value.

(8) Quiescent current is defined here as the difference in current between the input voltage source and the load at  $V_{\text{OUT}}$ .

(9) The **I<sup>Q</sup>** can be defined as the standing current of the LP8731-Q1 when the I <sup>2</sup>C bus is **activated** and all other power blocks have been disabled via the  $l^2C$  bus, or it can be defined as the  $l^2C$  bus active, and the other power blocks are active under no load condition. These two values can be used by the system designer when the LP8731-Q1 is powered using a battery.

(10) The I<sub>Q</sub> exhibits a higher current draw when the EN pin is de-asserted because the I<sup>2</sup>C buffer pins draw an additional 2 µA.



# <span id="page-6-0"></span>**7.7 Buck Converters SW1, SW2**

Unless otherwise noted,  $V_{IN}$  = 3.6 V, C<sub>IN</sub> = 10 µF, C<sub>OUT</sub> = 10 µF, L<sub>OUT</sub> = 2.2 µH ceramic. Typical values and limits apply for T<sub>J</sub>  $= 25$ °C.<sup>(1)(2)(3)</sup>



(1) All voltages are with respect to the potential at the GND pin.

(2) Minimum and Maximum limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely norm.

(3) C<sub>IN</sub>, C<sub>OUT</sub>: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.

(4) Limits apply over the entire operating junction temperature range for operation, –40°C to 125°C

(5) Based on closed loop, bench test data with LP8731YZREVM.

(6) The **I<sup>Q</sup>** can be defined as the standing current of the LP8731-Q1 when the I <sup>2</sup>C bus is **active** and all other power blocks have been disabled via the I<sup>2</sup>C bus, or it can be defined as the I<sup>2</sup>C bus active, and the other power blocks are active under no load condition. These two values can be used by the system designer when the LP8731-Q1 is powered using a battery.

# <span id="page-6-1"></span>**7.8 I/O Electrical Characteristics**



(1) This specification is ensured by design.

# <span id="page-6-2"></span>**7.9 Power-On Reset Threshold/Function (POR)**



(1) This specification is ensured by design.

**ISTRUMENTS** 

Texas

# <span id="page-7-0"></span>**7.10 I <sup>2</sup>C-Compatible Interface Timing**

Unless otherwise noted,  $V_{IN} = 3.6$  V. Nominal values and limits apply for  $T_J = 25^{\circ}C^{(1)}$ 



(1) This specification is ensured by design.



# **7.11 Typical Characteristics**

 $T_A = 25^{\circ}$ C unless otherwise noted

<span id="page-8-0"></span>

**[LP8731-Q1](http://www.ti.com/product/lp8731-q1?qgpn=lp8731-q1)** SNVSA28 –DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

Texas **STRUMENTS** 

# **Typical Characteristics (continued)**

 $T_A = 25$ °C unless otherwise noted





# <span id="page-10-1"></span>**8 Detailed Description**

# <span id="page-10-2"></span>**8.1 Overview**

The LP8731-Q1 supplies the various power needs of the application by means of two Linear Low Drop Regulators (LDO1 and LDO2) and two Buck converters (SW1 and SW2). [Table](#page-10-3) 3 lists the output characteristics of the various regulators.

<span id="page-10-3"></span>



# <span id="page-10-0"></span>**8.2 Functional Block Diagram**



# <span id="page-11-0"></span>**8.3 Features Description**

# **8.3.1 Linear Low Dropout Regulators (LDOs)**

LDO1 and LDO2 are identical linear regulators targeting analog loads characterized by low noise requirements. LDO1 and LDO2 are enabled through the ENLDO pin or through the corresponding LDO1 or LDO2 control register. The output voltages of both LDOs are register programmable. The default output voltages are factory programmed during Final Test, which can be tailored to the specific needs of the system designer.



**Figure 11. LDO Functional Block Diagram**

#### **8.3.2 No-Load Stability**

The LDOs remain stable and in regulation with no external load. This is an important consideration in some circuits, for example, CMOS RAM keep-alive applications.

# **8.3.3 LDO1 and LDO2 Control Registers**

LDO1 and LDO2 can be configured by means of the LDO1 and LDO2 control registers. The output voltage is programmable in steps of 100 mV from 1 V to 3.5 V by programming bits D4 to D0 in the LDO Control registers. Both LDO1 and LDO2 are enabled by applying a logic 1 to the ENLDO1 and ENLDO2 pin. Enable/disable control is also provided through enable bit of the LDO1 and LDO2 control registers. The value of the enable LDO bit in the register is logic 1 by default. The output voltage can be altered while the LDO is enabled.

#### **8.3.4 SW1, SW2: Synchronous Step-Down Magnetic DC-DC Converters**

#### *8.3.4.1 Functional Description*

The LP8731-Q1 incorporates two high-efficiency synchronous switching buck regulators, SW1 and SW2, that deliver a constant voltage from a single Li-Ion battery to the portable system processors. Using a voltage mode architecture with synchronous rectification, both bucks have the ability to deliver up to 1200 mA, depending on the input voltage and output voltage (voltage head room), and the inductor chosen (maximum current capability).

Both SW1 and SW2 can operate up to a 100% duty cycle (PMOS switch always on) for low dropout control of the output voltage. In this way the output voltage is controlled down to the lowest possible input voltage.

Additional features include soft-start, undervoltage lockout, current overload protection, and thermal overload protection.

# *8.3.4.2 Circuit Operation*

A buck converter contains a control block, a switching PFET connected between input and output, a synchronous rectifying NFET connected between the output and ground (BUCKGND pin) and a feedback path. During the first portion of each switching cycle, the control block turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of

V<sub>IN</sub> - V<sub>OUT</sub> L

(1)



by storing energy in a magnetic field. During the second portion of each cycle, the control block turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of

-V<sub>OUT</sub> L

(2)

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

# *8.3.4.3 PWM Operation*

During PWM operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, a feedforward voltage inversely proportional to the input voltage is introduced.

# *8.3.4.4 Internal Synchronous Rectification*

While in PWM mode, the buck uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

# *8.3.4.5 Current Limiting*

A current limit feature allows the converter to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 1.7 A for Buck1 and Buck2 (typical). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, thereby preventing runaway.

# *8.3.4.6 SW1, SW2 Operation*

SW1 and SW2 have selectable output voltages ranging from 0.8875 V to 1.675 V (typ.). Both SW1 and SW2 in the LP8731-Q1 are I<sup>2</sup>C register controlled and are enabled by default through the internal state machine of the LP8731-Q1 following a power-on event that moves the operating mode to the Active state. (See *[Flexible](#page-13-0) Power [Sequencing](#page-13-0) of Multiple Power Supplies*.) The SW1 and SW2 output voltages revert to default values when the power-on sequence has been completed. The default output voltage for each buck converter is factory programmable. (See *Application and [Implementation](#page-36-0).*)

# *8.3.4.7 SW1, SW2 Control Registers*

SW1, SW2 can be enabled/disabled through the corresponding control register.

# *8.3.4.8 Shutdown Mode*

During shutdown the PFET switch, reference, control and bias circuitry of the converters are turned off. The NFET switch is on in shutdown to discharge the output. When the converter is enabled, soft start is activated. It is recommended to disable the converter during the system power up and undervoltage conditions when the supply is less than 2.8 V.

# *8.3.4.9 Soft Start*

The soft-start feature allows the power converter to gradually reach the initial steady state operating point, thus reducing startup stresses and surges. The two LP8731-Q1 buck converters have a soft-start circuit that limits inrush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after  $V_{\text{IN}}$  reaches 2.8 V. Soft start is implemented by increasing switch current limit in steps of 180 mA, 300 mA, and 720 mA for Buck1; 180 mA, 300 mA and 720 mA for Buck2 (typical switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up.



# **Features Description (continued)**

### *8.3.4.10 Low Dropout Operation*

The LP8731-Q1 can operate at 100% duty cycle (no switching; PMOS switch completely on) for low dropout support of the output voltage. In this way the output voltage is controlled down to the lowest possible input voltage. When the device operates near 100% duty cycle, output voltage ripple is approximately 25 mV. The minimum input voltage needed to support the output voltage is

 $V_{IN, MIN} = I_{LOAD} \times (R_{DSON, PFET} + R_{INDUCTOR}) + V_{OUT}$ 

where

- I<sub>LOAD</sub>: Load current
- $R_{DSON, PFET}$ : Drain to source resistance of PFET switch in the triode region
- $R_{\text{INDUCTOR}}$ : Inductor resistance (3)

# <span id="page-13-0"></span>*8.3.4.11 Flexible Power Sequencing of Multiple Power Supplies*

The LP8731-Q1 provides several options for power on sequencing. The two bucks can be individually controlled with ENSW1 and ENSW2. The two LDOs can also be individually controlled with ENLDO1 and ENLDO2.

If the user desires a set power-on sequence, the device can be programmed through  $I^2C$  by raising  $EN\_T$  from LOW to HIGH.

# *8.3.4.12 Power-Up Sequencing Using the EN\_T Function*

EN T assertion causes the LP8731-Q1 to emerge from Standby mode to Full Operation mode at a preset timing sequence. By default, the enables for the LDOs and Bucks (ENLDO1, ENLDO2, EN\_T, ENSW1, ENSW2) are internally pulled down by a 500-kΩ resistor, which causes the part to stay OFF until enabled. If the user wishes to use the preset timing sequence to power on the regulators, transition the EN\_T pin from LOW to HIGH. Otherwise, simply tie the enables of each specific regulator HIGH to turn on automatically.

EN\_T is edge triggered with rising edge signaling the device to power on. The EN\_T input is deglitched, and the default is set at 1 ms. As shown in [Figure](#page-13-1) 12 and [Figure](#page-14-0) 13, a rising EN\_T edge starts a power-on sequence, while a falling EN\_T edge starts a shutdown sequence. If EN\_T is high, toggling the external enables of the regulators has no effect on the device.

The regulators can also be programmed through I<sup>2</sup>C to turn on and off. By default, I<sup>2</sup>C enables for the regulators on ON.

The regulators are on following the pattern: Regulators on =  $(1^2C \text{ enable})$  AND (External pin enable OR EN\_T high).

#### **NOTE**

<span id="page-13-1"></span>The EN\_T power-up sequencing may also be employed immediately after  $V_{\text{IN}}$  is applied to the device. However,  $V_{\text{IN}}$  must be stable for approximately 8 ms minimum before EN\_T be asserted high to ensure internal bias, reference, and the Flexible POR timing are stabilized. This initial EN\_T delay is necessary only upon first time device power on for power-sequencing function to operate properly.



**Figure 12. Enable Logic Diagram**



# **Features Description (continued)**



**Figure 13. LP8731-Q1 Default Power-Up Sequence**

# **Table 4. Power-On Timing Specification**

<span id="page-14-0"></span>









# **NOTE**

The LP8731-Q1 default power-off delay setting is the same as the on sequence.

#### <span id="page-15-0"></span>**8.3.5 Flexible Power-On Reset (for example, Power Good with Delay)**

The LP8731-Q1 is equipped with an internal Power-On-Reset ("POR") circuit which monitors the output voltage levels on bucks 1 and 2. The nPOR is an open-drain logic output which is logic LOW when either of the buck outputs are below 91% of the rising value, or when one or both outputs fall below 82% of the desired value. The time delay between output voltage level and when nPOR is enabled is (50 µs, 50 ms, 100 ms, 200 ms), 50 µs by default. The system designer can choose the external pull-up resistor (for example, 100 kΩ) for the nPOR pin.





<span id="page-15-1"></span>[Figure](#page-15-1) 15 shows the simplest application of the Power-On Reset, where both switcher enables are tied together. In Case 1, EN1 causes nPOR to transition LOW and triggers the nPOR delay counter. If the power supply for Buck2 does not come on within that period, nPOR stays LOW, indicating a power fail mode. Case 2 indicates the vice-versa scenario if Buck1 supply did not come on. In both cases the nPOR remains LOW.



Case 3 shows a typical application of the Power On Reset, where both switcher enables are tied together. Even if RDY1 ramps up slightly faster than RDY2 (or vice versa), then nPOR signal triggers a programmable delay before going HIGH, as explained in [Figure](#page-16-0) 16.



**Figure 16. Faults Occurring in Counter Delay after Start-Up**

<span id="page-16-0"></span>The [Figure](#page-16-0) 16 timing diagram details the power-good with delay with respect to the enable signals EN1, and EN2. The RDY1, RDY2 are internal signals derived from the output of two comparators. Each comparator has been trimmed as follows:



The circuits for EN1 and RDY1 are symmetrical to EN2 and RDY2, so each reference to EN1 and RDY1 also works for EN2 and RDY2 and vice versa.

If EN1 and RDY1 signals are HIGH at time t1, then the RDY1 signal rising edge triggers the programmable delay counter (50 μs, 50 ms, 100 ms, 200 ms). This delay forces nPOR LOW between time interval t1 and t2. nPOR is then pulled HIGH after the programmable delay is completed. If EN2 and RDY2 are initiated during this interval, the nPOR signal ignores this event.

If either RDY1or RDY2 were to go LOW at t3 then the programmable delay is triggered again.



**Figure 17. nPOR Mask Window**

<span id="page-17-0"></span>If the EN1 and RDY1 are initiated in normal operation, then nPOR is asserted and deasserted .

Case 1 in [Figure](#page-17-0) 17 shows a case where EN2 and RDY2 are initiated after triggered programmable delay. To prevent the nPOR being asserted again, a masked window (5 ms) counter delay is triggered off the EN2 rising edge. nPOR is still held HIGH for the duration of the mask, whereupon the nPOR status afterwards depends on the status of both RDY1 and RDY2 lines.

Case 2 shows the case where EN2 is initiated after the RDY1 triggered programmable delay, but RDY2 never goes HIGH (Buck2 never turns on). Normal operation of nPOR occurs with respect to EN1 and RDY1, and the nPOR signal is held HIGH for the duration of the mask window. nPOR goes LOW after the masking window has timed out because it is now dependent on RDY1 and RDY2, where RDY2 is LOW.





#### **Figure 18. Design Implementation Of The Flexible Power-On Reset**

An internal power-on reset of the device is used with EN1 and EN2 to produce a reset signal (LOW) to the delay timer nPOR. EN1 and RDY1 or EN2 and RDY2 are used to generate the set signal (HIGH) to the delay timer.  $S = R = 1$  never occurs. The mask timers are triggered by EN1 and EN2 which are gated with RDY1 and RDY2 to generate outputs to the final AND gate to generate the nPOR.

#### **8.3.6 Undervoltage Lockout**

The LP8731-Q1 features an undervoltage lockout circuit. The function of this circuit is to continuously monitor the raw input supply voltage (VINLDO12) and automatically disables the four voltage regulators whenever this supply voltage is less than 2.8 VDC.

The circuit incorporates a bandgap-based circuit that establishes the reference used to determine the 2.8-VDC trip point for a  $V_{IN}$  OK – Not OK detector. This  $V_{IN}$  OK signal is then used to gate the enable signals to the four regulators of the LP8731-Q1. When VINLDO12 is greater than 2.8 VDC, the four enables control the four regulators, when VINLDO12 is less than 2.8 VDC, the four regulators are disabled by the V<sub>IN</sub> detector being in the "Not OK" state. The circuit has built-in hysteresis to prevent chattering from occurring.

# <span id="page-18-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Shutdown Mode**

During shutdown the PFET switch, reference, control, and bias circuitry of the converters are turned off. The NFET switch is turned on during shutdown to discharge the output. When the converter is enabled, soft start is activated. It is recommended that the converter be disabled during the system power up and undervoltage conditions when the supply is less than 2.8 V.

# <span id="page-19-0"></span>**8.5 Programming**

# **8.5.1 I <sup>2</sup>C-Compatible Serial Interface**

# *8.5.1.1 I <sup>2</sup>C Signals*

The LP8731-Q1 features an I<sup>2</sup>C-compatible serial interface, using two dedicated pins: SCL and SDA for I<sup>2</sup>C clock and data, respectively. Both signals need a pullup resistor according to the I<sup>2</sup>C specification. The LP8731-Q1 interface is an  $I^2C$  slave that is clocked by the incoming SCL clock.

Signal timing specifications are according to the I<sup>2</sup>C bus specification. The maximum bit rate is 400 kbit/s. See <sup>2</sup>C specification from NXP Semiconductors for further details.

# *8.5.1.2 I <sup>2</sup>C Data Validity*

The data on the SDA line must be stable during the HIGH period of the clock signal (SCL), that is, the state of the data line can only be changed when CLK is LOW.



**Figure 19. I <sup>2</sup>C Signals: Data Validity**

# *8.5.1.3 I <sup>2</sup>C Start and Stop Conditions*

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as the SDA signal transitioning from HIGH to LOW while the SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while the SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



**Figure 20. Start And Stop Conditions**

# *8.5.1.4 Transferring Data*

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledged related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying acknowledgment. A receiver which has been addressed must generate an acknowledgment ("ACK") after each byte has been received.

After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W).



**Programming (continued)**

# **NOTE**

According to industry I<sup>2</sup>C standards for 7-bit addresses, the MSB of an 8-bit address is removed, and communication actually starts with the 7th most significant bit. For the eighth bit (LSB), a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data is written. The third byte contains data to write to the selected register.

The LP8731-Q1 has factory-programmed  $I^2C$  addresses. The device has a chip address of 59'h.







When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform.



# <span id="page-21-0"></span>**8.6 LP8731-Q1 Register Maps**



# **8.6.1 Interrupt Status Register (ISRA) 0x02**

This register informs the system engineer of the temperature status of the chip.



# **8.6.2 System Control 1 Register (SCR1) 0x07**

This register allows the user to select the preset delay sequence for power-on timing and to select between an internal and external clock for the bucks.



(1) Default PWM mode only — please contact TI sales office if Auto switch/PFM mode operation is needed.

# **8.6.3 EN\_DLY Preset Delay Sequence after EN\_T Assertion**



# **8.6.4 Buck and LDO Output Voltage Enable Register (BKLDOEN) – 0x10**

This register controls the enables for the Bucks and LDOs.



# **8.6.5 Buck and LDO Status Register (BKLDOSR) – 0x11**

This register monitors whether the Bucks and LDOs meet the voltage output specifications.



# **8.6.6 BUCK Voltage Change Control Register 1 (VCCR) – 0x20**

This register selects and controls the output target voltages for the buck regulators.



# **8.6.7 BUCK1 Target Voltage 1 Register (B1TV1) – 0x23**

This register allows the user to program the output target voltage of Buck1 (target voltage 1).







# **8.6.8 BUCK1 Target Voltage 2 Register (B1TV2) - 0x24**

This register allows the user to program the output target voltage of Buck1 (target voltage 2).







# **8.6.9 BUCK1 Ramp Control Register (B1RC) - 0x25**

This register allows the user to program the rate of change between the target voltages of Buck1.





# **8.6.10 BUCK2 Target 1 Register (B2TV1) - 0x29**

This register allows the user to program the output target voltage of Buck2 (target voltage 1).



# TEXAS<br>INSTRUMENTS

# **[LP8731-Q1](http://www.ti.com/product/lp8731-q1?qgpn=lp8731-q1)** SNVSA28 –DECEMBER 2014 **[www.ti.com](http://www.ti.com)**





# **8.6.11 BUCK2 Target 2 Register (B2TV2) - 0x2A**

This register allows the user to program the output target voltage of Buck2 (target voltage 2).



# TEXAS<br>INSTRUMENTS

# **[LP8731-Q1](http://www.ti.com/product/lp8731-q1?qgpn=lp8731-q1)** SNVSA28 –DECEMBER 2014 **[www.ti.com](http://www.ti.com)**





# **8.6.12 BUCK2 Ramp Control Register (B2RC) - 0x2B**

This register allows the user to program the rate of change between the target voltages of Buck2.



#### **8.6.13 BUCK Function Register (BFCR) – 0x38**

This register allows the Buck switcher clock frequency to be spread across a wider range, allowing for less Electro-magnetic Interference (EMI). The spread spectrum modulation frequency refers to the rate at which the frequency ramps up and down, centered at 2 MHz.





#### **8.6.14 Spread Spectrum Function**

Periodic switching in the buck regulator is inherently a noisier function block compared to an LDO. It can be challenging in some critical applications to comply with stringent regulatory standards or simply to minimize interference to sensitive circuits in space limited portable systems. The regulator's switching frequency and harmonics can cause "noise" in the signal spectrum. The magnitude of this noise is measured by its power spectral density. The power spectral density of the switching frequency, FC, is one parameter that system designers want to be as low as practical to reduce interference to the environment and subsystems within their products. The LP8731-Q1 has a user-selectable function on the device, allowing a noise-reduction technique known as spread spectrum to be employed to ease customer's design and production issues.

The principle behind spread spectrum is to modulate the switching frequency slightly and slowly, and spread the signal frequency over a broader bandwidth. Thus, its power spectral density becomes attenuated, used as a spread spectrum clock via two I<sub>2</sub>C control register bits bk\_ssen, and slomod. With this feature enabled, the intense energy of the clock frequency can be spread across a small band of frequencies in the neighborhood of the center frequency. The results in a reduction of the peak energy!

The LP8731-Q1 spread spectrum clock uses a triangular modulation profile with equal rise and fall slopes. The modulation has the following characteristics:

- The center frequency:  $FC = 2$  MHz, and
- The modulating frequency,  $fM = 6.8$  kHz or 12 kHz.
- Peak frequency deviation:  $\Delta_f = \pm 100$  kHz (or  $\pm 5\%$ )
- Modulation index  $β = Δ f/fM = 14.7$  or 8.3

This register also allows dynamic scaling of the nPOR Delay Timing. The LP8731-Q1 is equipped with an internal Power-On Reset (POR) circuit which monitors the output voltage levels on the buck regulators, allowing the user to more actively monitor the power status of the device. The undervoltage lockout feature continuously monitor the raw input supply voltage (VINLDO12) and automatically disables the four voltage regulators whenever this supply voltage is less than 2.8 VDC. This prevents the user from damaging the power source (for example, the battery), but can be disabled if the user wishes.

The UVLO feature continuously monitor the raw input supply voltage (VINLDO12) and automatically disables the four voltage regulators whenever this supply voltage is less than 2.8 VDC. This prevents the user from damaging the power source (for example, the battery), but can be disabled if the user wishes.

# **NOTE**

If the supply to VINs is close to 2.8 V with a heavy load current on the regulators, the device could power down due to UVLO. If the user wishes to keep the device active under those conditions, the bypass UVLO feature should be enabled.





# **8.6.15 LDO1 Control Register (LDO1VCR) – 0x39**

This register allows the user to program the output target voltage of LDO1.



# **8.6.16 LDO2 Control Register (LDO2VCR) – 0x3A**

This register allows the user to program the output target voltage of LDO2.





# <span id="page-36-0"></span>**9 Application and Implementation**

# **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# <span id="page-36-1"></span>**9.1 Application Information**

One of the key features of this integrated PMU is that it requires effectively no design procedures because the output voltage is digitally programmable and bounded, compensation components are internally fixed or selected, and the external support capacitors and inductors and optimized for typical applications and performance. Given the I/O range and maximum loading are fixed and target transient and output ripple are prescribed, as reflected in *Design [Requirements](#page-37-0)*, the external components values are optimized as follows:

- LDO C<sub>IN</sub> = 1 µF, C<sub>OUT</sub> = 0.47 µF
- Buck  $C_{IN} = C_{OUT} = 10 \mu F$
- Buck Inductor  $= 2.2$  uH

The *[Component](#page-37-1) Selection* section also details the background and sample calculations for capacitor and inductor selections, should users choose to operate with different component values than those recommended in order to achieve other performance characteristics that typically suggested.

# <span id="page-36-2"></span>**9.2 Typical Application**



**Figure 25. LP8731-Q1 Simplified Schematic**

# **Typical Application (continued)**

# <span id="page-37-0"></span>**9.2.1 Design Requirements**

### **Table 5. Design Parameters**



#### **9.2.2 Detailed Design Procedure**

#### <span id="page-37-1"></span>*9.2.2.1 Component Selection*

#### **9.2.2.1.1 Inductors for SW1 and SW2**

There are two main considerations when choosing an inductor: the inductor should not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple. Care should be taken when reviewing the different saturation current ratings that are specified by different manufacturers. Saturation current ratings are typically specified at 25°C, so ratings at maximum ambient temperature of the application should be requested from the manufacturer.

There are two methods to choose the inductor saturation current rating:

#### *9.2.2.1.1.1 Method 1:*

The saturation current is greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as follows:

$$
I_{sat} > I_{outmax} + I_{ripple}
$$
  
where 
$$
I_{ripple} = \left(\frac{1}{f}\right) \times \left(\frac{V_{IN} \cdot V_{OUT}}{2L}\right) \times \left(\frac{V_{OUT}}{V_{IN}}\right)
$$

where

- I<sub>RIPPLE</sub>: Average to peak inductor current
- $I<sub>OUTMAX</sub>: Maximum load current$
- $V_{IN}$ : Maximum input voltage to the buck
- L: Min inductor value including worse case tolerances (30% drop can be considered for method 1)
- $f$ : Minimum switching frequency (1.6 MHz)
- $V_{\text{OUT}}$ : Buck Output voltage (4)

#### *9.2.2.1.1.2 Method 2:*

A more conservative and recommended approach is to choose an inductor that has saturation current rating greater than the maximum current limit of 1800 mA for Buck1 and Buck2.

Given a peak-to-peak current ripple  $(I_{PP})$  the inductor needs to be at least:

$$
L \geq \left(\frac{V_{IN} \cdot V_{OUT}}{I_{PP}}\right) x \left(\frac{V_{OUT}}{V_{IN}}\right) x \left(\frac{1}{f}\right)
$$

(5)



#### **Table 6. Suggested Inductors**

#### **9.2.2.1.2 External Capacitors**

The regulators on the LP8731-Q1 require external capacitors for regulator stability. These are specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

# *9.2.2.2 LDO Capacitor Selection*

#### **9.2.2.2.1 Input Capacitor**

An input capacitor is required for stability. It is recommended that a 1-μF capacitor be connected between the LDO input pin and ground (this capacitance value may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### **NOTE**

Tantalum capacitors can suffer catastrophic failures due to surge currents when connected to a low impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be ensured by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains approximately 1 μF over the entire operating temperature range.

#### **9.2.2.2.2 Output Capacitor**

The LDOs on the LP8731-Q1 are designed specifically to work with very small ceramic output capacitors. A 0.47 µF ceramic capacitor (temperature types Z5U, Y5V or X7R) with ESR between 5 mΩ to 500 mΩ, is suitable in the application circuit.

It is also possible to use tantalum or film capacitors at the device output,  $C_{\text{OUT}}$  (or  $V_{\text{OUT}}$ ), but these are not as attractive for reasons of size and cost.

The output capacitor must meet the requirement for the minimum value of capacitance and also have an ESR value that is within the range 5 mΩ to 500 mΩ for stability.

#### **9.2.2.2.3 Capacitor Characteristics**

The LDOs are designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of  $0.47 \mu F$  to  $4.7 \mu F$ , ceramic capacitors are the smallest, least expensive, and have the lowest ESR values, thus making them best for eliminating high-frequency noise. The ESR of a typical 1-μF ceramic capacitor is in the range of 20 mΩ to 40 mΩ, which easily meets the ESR requirement for stability for the LDOs.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type.

**NSTRUMENTS** 

Texas

In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values also show some decrease over time due to aging. The capacitor parameters are also dependent on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, [Figure](#page-39-0) 26 is typical graph comparing different capacitor case sizes in a capacitance vs DC bias plot.



**Figure 26. Typical Variation In Capacitance vs DC Bias**

<span id="page-39-0"></span>As shown in [Figure](#page-39-0) 26, increasing the DC bias condition can result in the capacitance value that falls below the minimum value given in the recommended capacitor specifications table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (e.g. 0402) may not be suitable in the actual application.

The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of −55°C to 125°C, only varies the capacitance to within ±15%. The capacitor type X5R has a similar tolerance over a reduced temperature range of −55°C to 85°C. Many large value ceramic capacitors, larger than 1 µF are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature changes significantly above or below 25°C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 0.47-µF to 4.7-µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to −40°C, so some guard band must be allowed.

# **9.2.2.2.4 Input Capacitor Selection for SW1 And SW2**

A ceramic input capacitor of 10  $\mu$ F, 6.3 V is sufficient for the magnetic DC-DC converters. Place the input capacitor as close as possible to the input of the device. A large value may be used for improved input voltage filtering. The recommended capacitor types are X7R or X5R. Y5V type capacitors should not be used. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The input filter capacitor supplies current to the PFET switch of the DC-DC converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low Equivalent Series Resistance (ESR) provides the best noise filtering of the input voltage spikes due to fast current transients. A capacitor with sufficient ripple current rating should be selected. The Input current ripple can be calculated as:

$$
I_{rms} = I_{outmax} \sqrt{\frac{V_{OUT}}{V_{IN}}} \left(1 + \frac{r^2}{12}\right) \text{where} \qquad r = \frac{(V_{in} - V_{out}) \times V_{out}}{L \times f \times I_{outmax} \times V_{in}}
$$

The worse case is when  $V_{IN} = 2 \times V_{OUT}$ .



#### **9.2.2.2.5 Output Capacitor Selection for SW1, SW2**

A 10-μF, 6.3-V ceramic capacitor should be used on the output of the SW1 and SW2 magnetic DC-DC converters. The output capacitor needs to be mounted as close as possible to the output of the device. A large value may be used for improved input voltage filtering. The recommended capacitor types are X7R or X5R. Y5V type capacitors should not be used. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and DC bias curves should be requested from them and analyzed as part of the capacitor selection process.

The output filter capacitor of the magnetic DC-DC converter smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESD to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its ESR and can be calculated as follows:

$$
V_{\text{pp-c}} = \frac{I_{\text{inple}}}{4 \times f \times C} \tag{7}
$$

Voltage peak-to-peak ripple due to ESR can be expressed as follows:

 $V_{PP-ESR} = 2 \times I_{RIPPLE} \times R_{ESR}$  (8)

Because the  $V_{\text{PP-C}}$  and  $V_{\text{PP-ESR}}$  are out of phase, the rms value can be used to get an approximate value of the peak-to-peak ripple:

$$
V_{\text{pp-rms}} = \sqrt{V_{\text{pp-c}}^2 + V_{\text{pp-esr}}^2}
$$

(9)

# **NOTE**

The output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor ( $R_{ESR}$ ). The  $R_{ESR}$  is frequency dependent as well as temperature dependent. The  $R_{FSR}$  should be calculated with the applicable switching frequency and ambient temperature.

| <b>CAPACITOR</b> | <b>VALUE</b> | $L \times W \times H$ (mm)         | <b>TYPE</b> | <b>TOLERANCE</b> | <b>VENDORS</b> | <b>PART ID</b>       |
|------------------|--------------|------------------------------------|-------------|------------------|----------------|----------------------|
| CLDO1, CLDO2     | $0.47 \mu F$ | $1.0 \times 0.5 \times 0.5$ (0402) | X7S, 10 V   | 10%              | Murata         | GCM155C71A474KE36    |
| CSW1, CSW2       | $10 \mu F$   | $3.2 \times 1.6 \times 1.6$ (1206) | X7R, 16 V   | 20%              | <b>TDK</b>     | C3216XR71C106M       |
| CSW1, CSW2       | $10 \mu F$   | $2 \times 1.25 \times 1.45$ (0805) | X5R, 16 V   | 20%              | <b>TDK</b>     | CGA4J1X5R1C106M125AC |
| <b>CIN</b>       | 1 uF         | $0.6 \times 0.3 \times 0.1$ (0603) | X7R, 6.3 V  | 20%              | TDK            | C2012XR71C105K       |
| <b>CIN</b>       | 1 uF         | $1.0 \times 0.5 \times 0.5$ (0402) | X7S, 10 V   | 10%              | Murata         | GCM155C71A105KE38    |

**Table 7. Suggested Capacitors**

#### **9.2.2.2.6 I <sup>2</sup>C Pull-up Resistor**

Both SDA and SCL pins need to have pull-up resistors connected to VINLDO12 or to the power supply of the I<sup>2</sup>C master. The values of the pull-up resistors (typical approximately1.8 kΩ) are determined by the capacitance of the bus. Too large of a resistor combined with a given bus capacitance results in a rise time that would violate the maximum rise time specification. A too small resistor results in a contention with the pull-down transistor on either slave(s) or master.

### **9.2.2.2.7 Operation Without I <sup>2</sup>C Interface**

Operation of the LP8731-Q1 without the I<sup>2</sup>C interface is possible if the system can operate with default values for the LDO and buck regulators. The I<sup>2</sup>C-less system must rely on the correct default output values of the LDO and Buck converters.



# *9.2.2.3 Junction Temperature*

The maximum junction temperature  $T_{J\text{-MAX-OP}}$  is 125°C of the IC package.

The following equations demonstrate junction temperature determination, ambient temperature  $T_{A-MAX}$ , and total device power must be controlled to keep  $T_J$  below this maximum:

 $T_{J\text{-MAX-OP}} = T_{A\text{-MAX}} + (R_{\theta JA})$  [°C/ Watt] \* ( $P_{D\text{-MAX}}$ ) [Watts]

Total IC power dissipation  $P_{D-MAX}$  is the sum of the individual power dissipation of the four regulators plus a minor amount for device overhead. Device overhead is Bias, TSD and LDO analog.

 $P_{D\text{-MAX}} = P_{LDO1} + P_{LDO2} + P_{BUCK1} + P_{BUCK2} + (0.0001 \text{ A} \times V_{IN})$  [Watts].

# **Power dissipation of LDO1**

 $P_{LDO1} = (V_{INLDO1} - V_{OUTLDO1}) \times I_{OUTLDO1} [V \times A]$ 

# **Power dissipation of LDO2**

 $P_{LDO2} = (V_{INLDO2} - V_{OUTLDO2}) \times I_{OUTLDO2}$  [V  $\times$  A]

# **Power dissipation of Buck1**

 $P_{Buck1} = P_{IN} - P_{OUT} =$ 

V<sub>OUTBuck1</sub> × Ι<sub>ΟUTBuck1</sub> × (1 -η<sub>1</sub>) / η<sub>1</sub> [V × A]

 $\eta_1$  = efficiency of buck 1

# **Power dissipation of Buck2**

 $P_{Buck2} = P_{IN} - P_{OUT}$ 

V<sub>OUTBuck2</sub> × Ι<sub>ΟUTBuck2</sub> × (1 - η<sub>2</sub>) / η<sub>2</sub> [V × Α]

 $\eta_2$  = efficiency of Buck2

Where η is the efficiency for the specific condition taken from efficiency graphs.



# **9.2.3 Application Curves (LDO)**



# **9.2.4 Application Curves (BUCK)**



# <span id="page-42-0"></span>**10 Power Supply Recommendations**

The device is designed to operate from an input voltage supply range between 2.8 V and 5.5 V. This input supply may be a battery or regulated source with sufficient low internal resistance such that it is able to deliver the maximum input current and maintain stable voltage without significant voltage drop during start-up and at load transient conditions. Additional bulk capacitance may be necessary should the supply source is located more than five centimeters away from the LP8731-Q1.

# <span id="page-42-1"></span>**10.1 Analog Power Signal Routing**

All power inputs should be tied to the main VDD source (for example, battery), unless the user wishes to power it from another source. (that is, external LDO output).

The analog VDD input pins power the internal bias and error amplifiers, so they should be tied to the main VDD. The analog VDD inputs must have an input voltage between 2.8 and 5.5 V, as specified in the *General [Electrical](#page-5-0) [Characteristics](#page-5-0)* table.

The other input pins (VINLDO1, VINLDO2, VIN1, and VIN2) can actually have inputs lower than 2.8 V, as long as it is higher than the programmed output (0.3 V, to be safe).

The analog and digital grounds should be tied together outside of the device to reduce noise coupling.



# <span id="page-43-0"></span>**11 Layout**

# <span id="page-43-1"></span>**11.1 Layout Guidelines**

The LP8731-Q1 is a monolithic device with integrated power FETs. For that reason, it is important to pay special attention to the use of appropriate to input, output, power, and ground track dimensions in the PCB layout in order to achieve low impedance small current loop paths and tracks with adequate current density to carry the target currents.

The device pin solder bumps are arranged with power and ground bumps at the edges of the package to facilitate PCB layout considerations. This enables using the top metal layer to route the power and ground tracks. Thus, the current loops for the bucks can be very short and this also makes placing the bypass caps on the device side of the PCB possible. (See [Figure](#page-43-3) 31.) Avoid using vias to tap power and ground planes for the switcher supply pins, because they can be very inductive and could incur large i\*dv/dt transient voltage drops. If vias are unavoidable, use them liberally to minimize the impedance they may present.

For more information on board layout techniques, refer to Texas Instruments AN-1112 *DSBGA Wafer Level Chip Scale Package* [\(SNVA009](http://www.ti.com/lit/pdf/SNVA009)). This application note also discusses recommended PCB pad geometry, package handling, solder stencil and the assembly process. See also Texas Instruments AN-1229 *SIMPLE SWITCHER® PCB Layout Guidelines* [\(SNVA054](http://www.ti.com/lit/pdf/SNVA054)) and Texas Instruments AN-2078 *PCB Layout for Texas Instrument' SIMPLE SWITCHER® Power Modules* [\(SNVA452](http://www.ti.com/lit/pdf/SNVA452)).

<span id="page-43-2"></span>

# **11.2 Layout Example**

<span id="page-43-3"></span>



# <span id="page-44-0"></span>**12 Device and Documentation Support**

# <span id="page-44-1"></span>**12.1 Device Support**

### **12.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# <span id="page-44-2"></span>**12.2 Documentation Support**

#### **12.2.1 Related Documentation**

For related documentation, see the following:

Texas Instruments AN-1112 *DSBGA Wafer Level Chip Scale Package* [\(SNVA009](http://www.ti.com/lit/pdf/SNVA009)).

Texas Instrument AN-1229 *SIMPLE SWITCHER® PCB Layout Guidelines* [\(SNVA054](http://www.ti.com/lit/pdf/SNVA054)).

Texas Instruments AN-2078 *PCB Layout for Texas Instrument'sSIMPLE SWITCHER® Power Modules* [\(SNVA452](http://www.ti.com/lit/pdf/SNVA452)).

# <span id="page-44-3"></span>**12.3 Trademarks**

SIMPLE SWITCHER is a registered trademark of Texas Instruments Incorporated. All other trademarks are the property of their respective owners.

# <span id="page-44-4"></span>**12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# <span id="page-44-5"></span>**12.5 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-44-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



B. This drawing is subject to change without notice.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated