# TMS320TCI6486 Power Consumption Summary #### Douglas Harrington #### **ABSTRACT** This application note discusses the power consumption of the Texas Instruments TMS320TCl6486 digital signal processor (DSP). The power consumption on the TMS320TCl6486 device is highly application-dependent; therefore, a power spreadsheet that estimates power consumption is provided along with this document. This spreadsheet can be used to model power consumption for user applications such as power supply design, thermal design, and so forth. To obtain good results from the spreadsheet, realistic usage parameters must be entered (see Section 3.1.3). The low-core voltage and other power design optimizations allow these devices to operate with industry-leading performance, while maintaining a low power-to-performance ratio. The data presented in this document and in the accompanying spreadsheet were measured from devices at the maximum end of the power consumption for production devices. No production devices have average power consumption that exceeds the spreadsheet values; therefore, the spreadsheet values can be used for board thermal analysis and power supply design as a maximum long-term average. The spreadsheet discussed in this application report can be downloaded from the following URL: https:// www.ti.com/lit/zip/spraas4. #### **Table of Contents** | 1 Activity-Based Models | 2 | |-----------------------------------------------|----------------| | 1.1 Reference | <mark>2</mark> | | 1.2 Activity Power | <mark>2</mark> | | 2 Spreadsheet Parameters | 2 | | 2.1 Device Modules/Peripherals | | | 2.2 3.3 I/O Power Results | 3 | | 3 Using the Power Estimation Spreadsheet | | | 3.1 Choosing Appropriate Values | 3 | | 4 Peripheral Enabling and Disabling | 4 | | 5 Using the Results | | | 5.1 Adjusting I/O Power Results | | | 6 Spreadsheet Example | | | 6.1 Sample Application. | 5 | | 7 TMS320TCI6486 Voltage Supply Reference List | 7 | | 8 References | | | 9 Revision History | | # **Trademarks** RapidIO<sup>™</sup> is a trademark of RapidIO Trade Association. All trademarks are the property of their respective owners. Activity-Based Models www.ti.com # 1 Activity-Based Models Power consumption for the TMS320TCl6486 DSP can vary widely depending on the use of on-chip resources. Therefore, power consumption cannot be estimated accurately without an understanding of the components of the DSP in use and the usage patterns for those components. By providing the usage parameters that describe how and what is being used on the DSP, accurate power consumption numbers can be obtained for power-supply and thermal analysis. You can determine expected power consumption for worse case utilization, by choosing the peripherals in use. The power spreadsheet divides the power consumption into two major components: baseline power and activity power. #### 1.1 Reference # 1.2 Activity Power Activity power consumption is power that is consumed by all active parts of the DSP: central processing until (CPU), enhanced direct memory access (EDMA), peripherals, and so forth. The activity power is independent of temperature, but highly dependent on activity levels of CPU, EDMA, peripherals, etc. In the power spreadsheet, activity power is separated by the major modules/peripherals within the device. Therefore, the individual module/peripheral power consumption can be estimated independently. This helps with tailoring power consumption to specific applications. Module/peripheral activity power consumption includes some necessary EDMA and CPU activity used to transfer data on-chip and off-chip when required. The power consumption associated with EDMA and CPU activity has been minimized to only show power consumption with respect to the module/peripheral tested. # 2 Spreadsheet Parameters The spreadsheet provides configurable parameters, which allows you to estimate power consumption based on configured usage parameters. To ensure realistic results, take care to make sure the spreadsheet is configured accurately. For more details, see Section 3.1. The parameters are as follows: - Frequency: The operating frequency of a module/peripheral or the frequency of external interface to that module. - Modes: Select - Ethernet media access controller (EMAC) modes/throughput - RGMII - GMII - Throughput at 100/10 Mbps - RMII - S3MII - MII - Serial RapidIO<sup>™</sup> (SRIO) - · Number of lanes - Throughput - % Utilization: The relative amount of time the module is active or in use versus off or idle. - % Write: The relative amount of time (considering active time only) the module is transmitting versus receiving. - Bits: The number of data bits being used in a selectable-width interface. - % Switch: The probability that any one data bit on the relative data bus will change state from one cycle to the next. Spreadsheet Parameters #### 2.1 Device Modules/Peripherals The TMS 320TC 16486 power estimation spreadsheet contains the following modules with adjustable parameters: - CPU [5:0] - Timer [11:0] - DDR2 - EMAC [1:0] - SRIO - HPI - UTOPIA - TSIP [2:0] - Inter-Integrated Circuit (I2C) EDMA is not listed as a separate module because the module/peripheral activity already includes any necessary EDMA activity used for memory-to-memory transfers only. For available peripheral configurations, see the device-specific data sheet. #### 2.2 3.3 I/O Power Results The 3.3 I/O power consumption for EMAC [1:0], host-port interface (HPI), Universal Test and Operations PHY Interface for ATM (UTOPIA), and Telecom serial interface ports (TSIP) [2:0] were estimated using the dynamic power equation, CV<sup>2</sup>F, instead of measured silicon results. The following parameters were used for variables within the formula for each peripheral: - Capacitance ©) - Input pins = 1 pF - Output pins = 10 pF - Voltage = 3.3 V - Frequency - Peripheral I/O operating frequency. Note control and data lines frequencies are scaled based on the appropriate toggling rates. # 3 Using the Power Estimation Spreadsheet Using the power estimation spreadsheet involves entering the appropriate usage parameters as input data in the spreadsheet. The following steps explain how to use the spreadsheet: - 1. Choose the appropriate operating CPU frequency (375 MHz to 625 MHz): - a. Core voltage = 1 V for CPU frequencies 375 MHz to 500 MHz - b. Core voltage = 1.1 V for CPU frequencies 501 MHz to 625 MHz - 2. Choose the case temperature that you want to estimate power, 1°C to 100°C. - 3. Enable the appropriate peripherals used for your application including the mode, frequency, and bus width for that peripheral, if necessary. - 4. Fill in the appropriate peripherals or modules % utilization, % writes, and % switching. - 5. Add an additional bus capacitance, if the peripherals I/O is connected to a shared bus. The spreadsheet takes the provided information and displays the details of power consumption for the chosen configuration. As the spreadsheet is being configured, the settings are checked for conflicts, that is, the peripherals clock frequency out of allowed range, and so forth. For best results, enter the information from left to right starting at the top and moving downward. #### 3.1 Choosing Appropriate Values The frequency and bits user values are determined by design, showing what the correct values to enter are. You can disable modules in the spreadsheet that are completely unused and disabled from the peripheral configuration register by selecting the *Disabled* button/tab in the column labeled *Status*. The utilization, read/ write balance, and bit switching require estimation and a good understanding of the user application to choose appropriate values. #### 3.1.1 Utilization For modules, except CPU, utilization is simply the percentage of the time the module spends doing something useful, versus being unused or idle. For these peripherals, there are no varying degrees of use, so the value is just the average over time. For example, the DDR2 performs reads and writes one-quarter of the time, and has no data to move for the other three-quarters of the time (though it continues to perform background tasks like refreshes); this would be considered 25% utilization. The CPU utilization is not as straightforward because there are varying degrees of use for the CPU. The spreadsheet estimates the CPU activity with respect to the following activity levels: - Percent utilization with high activity means that all eight functional units are active every CPU clock cycle. The maximum amount of data is brought in every cycle. Few DSP algorithms achieve 100% utilization, because this requires execution of all eight function units every cycle, with no stalls. Even intense applications do not spend all of the time in such highly parallel loops. - Percent utilization with high activity means that all eight functional units are active every CPU clock cycle. The maximum amount of data is brought in every cycle. Few DSP algorithms achieve 100% utilization, because this requires execution of all eight function units every cycle, with no stalls. Even intense applications do not spend all of the time in such highly parallel loops. - Zero percent utilization means the CPU is active, however, the CPU is idle doing no useful work (NOP execution) System level issues can also reduce utilization. Though the spreadsheet accepts 100% utilization for all peripherals, this is not possible in reality. As memory and EDMA bandwidth is consumed, peripheral activity is throttled back due to these bottlenecks and, therefore, do not achieve 100% utilization. In applications with a lot of memory and/or EDMA usage, enter the individual module utilization numbers keeping this overall limitation in mind. #### 3.1.2 % Writes Peripherals that transmit as much as they receive have 50% writes; the spreadsheet assumes the remaining 50% of the time is spent on reads. In some applications, peripherals transmit in only one direction, or have a known balance of data movement. In these cases, the % writes option is not available for configuration. For the peripherals that have the % write configuration, 50% is a typical number that should be used. # 3.1.3 % Switching Random data has a 50% chance that any bit will change from one cycle to the next. Some applications may be able to predict this chance using some a priori information about the data set. If there is a property of the algorithm that allows prediction of the bit changes, the application-specific probability can be used. All other applications should use the default number of 50%. # 4 Peripheral Enabling and Disabling As mentioned earlier, the TMS320TCl6486 device provides the capability to disable peripherals to reduce power consumption. You can do this by configuring the power/sleep controller (PSC). The spreadsheet also allows you to disable peripherals controlled by the PSC to specify the peripherals' dynamic power is not included if the peripheral is not being used. For more details, see the device-specific data sheet and the TMS320C6472/TMS320TCl6486 Power/Sleep Controller (PSC) User's Guide. A peripheral can be enabled or disabled in the spreadsheet from the column labeled *Status*. If the peripheral is disabled, the $CV_{DD}$ and I/O power for the peripheral will be zero. If the peripheral is enabled with 0% utilization, the activity power for $CV_{DD}$ and I/O will be zero; however, the peripheral will have baseline power consumption due to enabling/clocking the peripheral. For more information, see the *TMS320C6472/TMS320TCI6486 Power/Sleep Controller (PSC) User's Guide*. The TCI6486 device also has the capability to disable the 3.3 I/O buffers for unused peripherals by configuring the Device Status Register (DEVSTAT). For more details, see the *TMS320TCI6486 Communications Infrastructure Digital Signal Processor Data Manual*. www.ti.com Using the Results # 5 Using the Results The power data presented in this document and the accompanying spreadsheet is collected from devices considered at the maximum end of power consumption for a production device; no production units will have an average power consumption that exceeds the spreadsheet values. Therefore, the power consumption estimated by the spreadsheet is considered average power consumption. Transient currents can cause power to spike above the spreadsheet values for a small amount of time; however, over a long period, the observed average power consumption will be below the spreadsheet value. The spreadsheet value may be used for board thermal analysis and power supply design as a maximum long-term average. # 5.1 Adjusting I/O Power Results I/O power is dependent on DSP activity, I/O switching rate, and the load driven. For loads with CMOS inputs, the power required to drive the trace dominates; therefore, the power scales based on the capacitance loading. The data presented in the spreadsheet for TSIP [2:0], EMAC [1:0], HPI, UTOPIA, and inter-integrated circuit (I2C), were loaded with approximately 2.5 inches of 50 $\Omega$ trace, with serial termination. The spreadsheet provides the capability to adjust the capacitive loading for EMAC [1:0], TSIP [2:0], HPI, UTOPIA, and I2C by enabling the trace capacitance in column I and J. You can increase the trance capacitance by entering a value in the trace column. Normally this feature is only used if the peripherals 3.3 I/O are connected to a shared bus with other devices or traces that exceed 2.5 inches in length. For DDR2 and SRIO layout specifications, see the device-specific physical guidelines documents. # 6 Spreadsheet Example Section 6.1 demonstrates an example on how to choose appropriate values for a particular application. The values used in this example may be imported into the spreadsheet by clicking the appropriate macro button. ### 6.1 Sample Application The following example provides an estimation of power consumption when the DSP is being used to process data for IDLE, AMR204, and PCM504 applications. The spreadsheet provides the estimated total power for core and I/O using the parameters defined below as input. ### **6.1.1 IDLE Power Configuration** In the spreadsheet, there is a button labeled *IDLE* that populates the spreadsheet with the following values: - Case temperature: 85°C - Device frequency: 500 MHz - CPU[5:0] - 0% utilization of DSP code - 0% utilization of control code - All peripherals (disabled) The IDLE total power for $CV_{DD}$ and I/O = 2 Watts. #### 6.1.2 AMR204 Power Configuration The spreadsheet includes a button labeled *AMR204*. which is used to populate the spreadsheet with the following values. The AMR204 configuration assumes the following: - Total of 204 channels active (34 channels active per DSP core) - PCM CODEC is configured with voice activity and tone detect (VAD) active, used to reduce packet processing during idle periods - Call duration is 120 seconds followed by 40 second idle period (cycling repeatedly) - · Average power measured during the call duration - Case temperature: 85°C - Device frequency: 500 MHz - CPU[5:0] - 50% utilization of DSP code - 50% utilization of control code - Timer[11:0] (enabled) - DDR2 (disabled) - EMAC0 (RMII,100 Mbps 25% utilization, 20% switching) - EMAC1 (disabled) - SRIO (disabled) - HPI (disabled) - UTOPIA (disabled) - TSIP0 (12.5% utilization, 20% switching) - TSIP1 (12.5% utilization, 20% switching) - I2C (disabled) The Sample Application total power for $CV_{DD}$ and I/O = 3.6 Watts. ### 6.1.3 PCM504 Power Configuration The spreadsheet includes a button labeled *PCM504*. which is used to populate the spreadsheet with the following values. The PCM504 configuration assumes the following: - Total of 504 channels active (84 channels active per DSP core) - PCM CODEC is configured with voice activity and tone detect (VAD) active, used to reduce packet processing during idle periods - Echo cancellation (ECAN) is disabled to reduce MIPS and increase channel capacity - Call duration is 120 seconds followed by 40 second idle period (cycling repeatedly) - · Average power measured during the call duration - Case temperature: 85°C - Device frequency: 500 MHz - CPU[5:0] - 50% utilization of DSP code - 50% utilization of control code - Timer[11:0] (enabled) - DDR2 (data rate 533 MHz, 30% utilization, 35% writes, 20% switching, 32-bits) - EMAC0 (RMII,100 Mbps 60% utilization, 20% switching) - EMAC1 (disabled) - SRIO (disabled) - HPI (disabled) - UTOPIA (disabled) - TSIP0 (25% utilization, 20% switching) - TSIP1 (25% utilization, 20% switching) - I2C (disabled) # 7 TMS320TCI6486 Voltage Supply Reference List The voltage supply reference list provides a description of the pins connected to each power rail for power consumption (see Table 7-1). #### **Table 7-1. Power Pins** | Group Name | Signal Name | Description | |-------------|----------------------------|--------------------------------------------------------------------------| | T_CVDD | CV DD | Core supply voltage | | T_C1VDD_1.2 | C1V DD_12 | 1.2 DDR2 core supply voltage V <sub>DD2</sub> | | T_C2VDD_1.2 | C2V <sub>DD1.2</sub> | EMAC core supply voltage V <sub>DD1</sub> | | TDVDD_3.3 | DV <sub>DD3.3</sub> | 3.3 I/O voltage supply VDDSHV, HOUT, CPUEMU[1:0] | | T_DVDD_1.8 | <b>DV</b> <sub>DD_18</sub> | 1.8 I/O voltage supply V <sub>DD18MON</sub> , HHV18EN, V <sub>DDS1</sub> | | T_DVDD_1.5 | DV <sub>DD_15</sub> | EMACI/O voltage supply VHSTL | | TDVDD_1.2 | DV <sub>DD_12</sub> | SRIOI/O voltage supply V <sub>DDD</sub> and V <sub>DDA</sub> | | T_DVDD_PLL | DV <sub>DD_PLL</sub> | PLL voltage supply V <sub>DDS2</sub> | ### 8 References - Texas Instruments: TMS320C6472/TMS320TCI6486Power/Sleep Controller (PSC) User's Guide - Texas Instruments: TMS320TCI6486Communications Infrastructure Digital Signal Processor Data Manual # **9 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | ( | Changes from Revision A (September 2010) to Revision B (December 2022) | Page | |---|-----------------------------------------------------------------------------------------------|------| | • | Updated the numbering format for tables, figures and cross-references throughout the document | 1 | | • | Updates associated zip file link in Abstract. | 1 | # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated