# Space-Grade, 50-krad, High-Side Bidirectional Current Sense Monitor



Carolus Andrews

#### **Design Goals**

| Input                 |                       | Output                |                       | Supply | Common-Mode<br>Voltage | Error        | Total lonizing Dose | Single-Event<br>Immunity |
|-----------------------|-----------------------|-----------------------|-----------------------|--------|------------------------|--------------|---------------------|--------------------------|
| I <sub>LOAD,MIN</sub> | I <sub>LOAD,MAX</sub> | V <sub>OUT, min</sub> | V <sub>OUT, max</sub> | Vs     | V <sub>CM</sub>        | Output Error | TID                 | SEL                      |
| -7.5 A                | 7.5 A                 | 500 mV                | 3.5 V                 | 5 V    | 24 V                   | < 2%         | 50 krad (Si)        | 75 MeV × cm²/mg          |

## **Design Description**

This circuit that utilizes a TL1431-SP, JANS2N2222A NPN transistor (see the following image), and passive components to achieve bidirectional sensing from a unidirectional current sense amplifier, the INA901-SP. In this particular setup, the normal operating load is from -7.5 A to 7.5 A, with a supply voltage of 5 V. This topology may be used any supply voltage independent of the desired offset. In addition to this functionality, this circuit implements the INA901-SP, which is a Radiation-Hardness-Assured (RHA), 50-krad (Si) capable device at Low Dose Rate, that is also Single Event Latch-up (SEL) Immune to 75 MeV-cm²/mg at 125°C. The solution presented in this circuit is a high-side implementation, with a common-mode voltage range of 2.5 V to 65 V.



#### **Design Notes**

- 1. This topology is meant for high-side implementation, where the IN+ and IN- pin of the INA901-SP are referenced to  $V_{CM}$  of the application. While this circuit is capable of withstanding the full 65 V common mode of the INA901-SP, a limitation exists on the lower end, and  $V_{CM}$  must be held > 2.5 V. This is due to reference of the TL1431-SP of 2.5 V, and the need for the current flow to sink towards the TL1431-SP for proper offset voltage creation. Therefore, the common-mode voltage of the IN- pin must be > 2.5 V to ensure valid operation.
- 2. For the presented design, a 24  $V_{CM}$  is considered, and the JANS2N2222A is chosen to complete the design based on these parameters. A BJT possessing greater  $V_{CE}$  capabilities is needed for high-voltage applications > 50  $V_{CM}$ .
- 3. Care should be taken when designing with the INA901-SP to ensure the full-scale input range of the device remains above 20 mV for best performance. If V<sub>SENSE</sub> is allowed below 20 mV, the device may produce additional errors inside of this operating condition. See the INA901-SP Radiation Hardened, –15-V to 65-V Common Mode, Unidirectional Current-Shunt Monitor data sheet for more information.
- 4. While this circuit provides the ability to measure in multiple directions, it does not change the fact that the INA901-SP is inherently a unidirectional device. This infers that one direction of current sensing will be more accurate than the other, as one direction will measure towards the offset voltage of the device, leading to increased error in this direction. The effects of this may be mitigated in part by the use of a one-point calibration, and is discussed later in this document.

#### **Design Steps**

• Design the Offset Current: The offset current ultimately flows over R1 to create the RTI offset sense voltage, but is determined by resistor R2. Because the default reference voltage of the TL1431-SP is 2.5 V, a 1-kΩ resistor is chosen, and the offset current is calculated as shown in the following equation:

$$I_{OFFSET} = \frac{V_{REF, TL1431}}{R2} = \frac{2.5 \text{ V}}{1 \text{ k}\Omega} = 2.5 \text{ mA}$$

Design RTI Offset Voltage Point: With I<sub>OFFSET</sub> determined in the previous equation, R1 may now be selected
to determine the V<sub>REF</sub> point of the design. For the given design, a desired V<sub>REF</sub> of 2 V was chosen, but
resistor selection ultimately led to a 1.96-V design. This point is determined by the following equations:

$$V_{SENSE, RTI} = R1 \times I_{OFFSET} = 39.2 \Omega \times 2.5 \text{ mA} = 98 \text{ mV}$$

$$V_{REF} = V_{SENSE, RTI} \times GAIN = 98 \text{ mV} \times 20 \frac{\text{V}}{\text{V}} = 1.96 \text{ V}$$

 Choose R<sub>SHUNT</sub> to Optimize Input Range: With the RTI Offset designed, a shunt may now be chosen for the desired sensing range. For the INA901-SP, maintain the lower sensing bound at > 20 mV for optimal performance, this shows that the amount of sensing headroom from V<sub>REF</sub> is calculated as in the following equation:

$$V_{SHUNT, max} = 98 \text{ mV} - 20 \text{ mV} = 78 \text{ mV}$$

From the desired –7.5-A design target, it is calculated that the maximum allowable shunt to achieve this goal is found using the following:

$$R_{SHUNT,\ max} = \frac{V_{SHUNT,\ max}}{I_{LOAD,\ max}} = \frac{78\ mV}{7.5\ A} = 10.4\ m\Omega$$

As the design  $I_{LOAD}$  target in the remaining direction is symmetric about  $V_{REF}$ , 10 m $\Omega$  was selected to complete the design. The final input  $V_{SENSE}$  swing is calculated as:

$$V_{SHUNT, min} + V_{OFFSET, RTI} \le V_{SENSE} \le V_{SHUNT, max} + V_{OFFSET, RTI}$$

$$-75 \text{ mV} + 98 \text{ mV} \le V_{\text{SENSE}} \le 75 \text{ mV} + 98 \text{ mV}$$

$$23 \text{ mV} \le \text{V}_{\text{SENSE}} \le 173 \text{ mV}$$



The expected corresponding output is found using:

$$V_{SENSE, min} \times GAIN \le V_{OUT} \le V_{SENSE, max} \times GAIN$$

$$23 \text{ mV} \times 20 \frac{V}{V} \le V_{\text{OUT}} \le 173 \text{ mV} \times 20 \frac{V}{V}$$

$$460 \text{ mV} \le V_{OUT} \le 3.46 \text{ V}$$

Verify shunt derating is sufficient: A necessary aspect of proper shunt design is ensuring that the design
choice has sufficient margin for power derating. As the device heats in the environment, the amount of power
the shunt is capable of dissipating is derated by a certain factor. For continuous sensing, this factor can be
as high as 0.6. Taking this into account, for the design, a shunt must be chosen that is rated for at least the
following:

$$P_{RATING} = \frac{P_{LOSS}}{Derating \ Factor} = \frac{I_{LOAD, \, max}^2 \times R_{SHUNT}}{0.6} = \frac{7.5 \, A^2 \times 10 \, m\Omega}{0.6} = 937.5 \, mW$$

So for a successful design, a shunt of at least 1-W rated power is chosen for continuous sensing.

Choose the correct BJT NPN transistor: Dependent on the common modes expected to be seen by the
application, a corresponding BJT must be chosen to be able to withstand this V<sub>CM</sub>. The voltage ultimately
seen by the BJT is calculated as in the following equation:

$$V_{CE, max} = V_{CM} - V_{REF, TL1431} = 24 V - 2.5 V = 21.5 V$$

Add some margin for any potential voltage transients on the common mode. For the given design, the JANS2N2222A is chosen, as it is able to withstand a  $V_{CE}$  of 50 V maximum, and meets the needs of the design. The expected power dissipated through the BJT is found with the following equation:

$$P_{LOSS, BIT} = I_{OFFSET} \times V_{CE} = 2.5 \text{ mA} \times 21.5 \text{ V} = 53.75 \text{ mW}$$

Examine Error. Calibrate if necessary: As discussed in previous sections, it is expected that the current sense
amplifier will be more accurate in the direction of measurement as the output is driven toward supply. Less
accurate measurements are expected as the sense voltage decreases, and errors from the offset voltage
begin to have more effect. A remedy for this is to perform a one-point calibration in logic to reduce the effects
of the offset voltage.

A one-point calibration is performed by applying the condition,  $V_{SHUNT}=0~\text{mV}$  to the system, capturing the actual value output by the INA901-SP, and maintaining the difference between this value and the calculated ideal in memory. The output of the device is then consistently shifted by this amount. An example of the effects of this are shown in the following simulated results.

## **Design Simulations**





INA901-SP High-Side Bidirectional Circuit Performance Over Load



Error Curves, Pre- and Post-Calibration From Simulation Data

Calibration of the raw data from simulation results in the VSENSE = 0 point shifting to an error of 0%, and a < 1% error over the full load range, thus meeting the design goal. Note that parameters such as device offset and input bias currents in TINA-TI models reflect typical data sheet parameters, and additional error may be exhibited pre- and post-calibration due to variation in these parameters. For more information, see the *Bidirectional Topologies for the INA901-SP* application note.



# **Design References**

See the TI Precision Labs, Current Sense Amplifiers video series.

# **Design Featured Current Sense Amplifier**

| INA901-SP                         |                                    |  |  |  |  |  |
|-----------------------------------|------------------------------------|--|--|--|--|--|
| IIIAAU 1-OF                       |                                    |  |  |  |  |  |
| V <sub>S</sub>                    | 2.7 V to 16 V                      |  |  |  |  |  |
| V <sub>CM</sub>                   | –15 V to 65 V                      |  |  |  |  |  |
| V <sub>OUT</sub>                  | GND+3 mV to $V_S$ – 50 mV, typical |  |  |  |  |  |
| Vos                               | ±500 μV, typical                   |  |  |  |  |  |
| Iq                                | 350 μA, typical                    |  |  |  |  |  |
| I <sub>B</sub>                    | ±8 μA, typical                     |  |  |  |  |  |
| TID Characterization (ELDRS-Free) | 50 krad (Si)                       |  |  |  |  |  |
| SEL Immune to LET                 | 75 MeV-cm <sup>2</sup> /mg         |  |  |  |  |  |
| INA901-SP                         |                                    |  |  |  |  |  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated