## Technical Article Sequencing Solutions: Simple, Reliable and Cost-Effective



Sam Wallace

As electronics increase in complexity, designers of even simple systems are running into issues associated with multiple power rails. One challenge with having multiple power rails is often the sequencing of the enable signals, because the startup order and timing of these rails can be strict.

The LM3880 and LM3881 analog power-supply sequencers offer a simple method to control the power-up and power-down sequencing of multiple independent voltage rails. By staggering the startup sequence, it is possible to avoid latch conditions or large in-rush currents that can affect system reliability. The LM3880 has fixed time-delay options for sequencing, while the LM3881 offers variable time delay based on an external capacitor.

One of the most common places you'll see this need is in a system that includes a field-programmable gate array (FPGA) and/or processors and controllers such as a digital signal processor (DSP) or a microcontroller unit (MCU). Figure 1 shows an example of how you might use the LM3880 or LM3881 in such a system.



Power and Sequencing for Processors and FPGAs

## Figure 1. Using the LM3880 or LM3881 for sequencing processors and FPGAs

As you can see, a single LM388x controls up to three voltage rails on its own. You can, however, cascade multiple LM388x devices together in order to sequence additional rails. Each device you add allows you to sequence three additional rails, although if you require sequencing for more than nine rails, it is best to consider a PMBus high-rail-count digital sequencer like the UCD9090A, which can handle 10 rails.

Cascading the LM388x is a very easy task, requiring only two logic gates. The first step is to add an AND gate at the enable signal of the second LM388x with the third rail of the first LM388x as shown in Figure 2. This AND gate ensures the proper power-up sequence by preventing the second LM388x from starting its turn-on until the first LM388x has brought all three of its rails high. The second step is to add an OR gate at the enable of the first LM388x with the first rail of the second LM388x, also shown in Figure 2. This OR gate ensures the proper power-down sequence by preventing the second LM388x from starting its turn-on until the first LM388x with the first rail of the second LM388x, also shown in Figure 2. This OR gate ensures the proper power-down sequence by preventing the second LM388x from starting its turn-on until the first LM388x has brought all three of its rails low.

1





Figure 2. Cascading Two LM3880 Devices

Logic gates can also be useful if you require supervision and monitoring of the rails. You can add three AND gates to the system in-between each rail and between the third rail and a power-on status flag to monitor when all devices are fully powered on. With this simple modification, the power-on status will go active immediately after all three rails power up and will go inactive when the enable turns off, showing that the device is beginning its power-down sequence. Figure 3 shows this application circuit.



Figure 3. Using AND gates to add supervision

With all of these capabilities, how does the LM388x stack up against other potential solutions? Against more feature-rich (and complex) digital sequencers that provide more functionality (with higher system cost), the LM388x maintains its edge with ease of use, requiring no programming whatsoever, and a very low-cost system approach at nearly tenth the cost of the cheapest digital sequencers. Against a basic discrete solution, the LM388x once again wins when it comes to ease of use, as you can add it to a system as a single device in most cases, allowing not only power-up sequencing but power-down sequencing as well. Compared to other simple analog sequencers, the LM3880 and LM3881 are much simpler; except for a small timing capacitor in the LM3881's case, they require no external components.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated