# TI Designs # 3.3-V, 1-A, Low EMI, 92% Efficiency DC/DC Module in Single Layer TO-247 Form Factor Reference Design #### Overview The TI Design TIDA-00949 demonstrates a small, high efficiency, low EMI DC/DC module to replace LDOs in major home appliance applications. This drastically improves efficiency, saving in both size and cost, as heat sinks are no longer required. The TPS54202, as a power converter, enables supplying with the same input current, a higher output current, and having lower power consumption at full load, low load, and standby operation. This module is the same size with a TO-247 package and pin compatible with the TO-220 LDO, enabling a quick evaluation and time to market. #### Resources TIDA-00949 Design Folder TPS54202 Product Folder ASK Our E2E Experts #### **Features** - 3.3-V Regulated, up to 1-A Output Load - 92% Efficiency - 2.3-μA Standby Current and 105-μA No Load Current - Small Form Factor: Pin-Compatible With TO-220 and Size-Compatible With TO-247 (15 mm × 20 mm) - Less Than 32°C Increase at Full Load, Which Eliminates the Need of Heat Sink - Reduces the Onboard DC/DC Design Complexity, Saves R&D Time and Effort for Switching Power Supply EMC Design (Quicker to Market) ### **Applications** - · Washing Machine and Dryer - · Refrigerator and Freezer - Dishwasher - Air Conditioner Indoor Units An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information. System Overview www.ti.com ## 1 System Overview ## 1.1 System Description Traditionally, low dropout regulators (LDO) are used in home appliances to generate 5 V or 3.3 V from the 12-V rail. These LDOs are chosen mainly for their cost and size. Figure 1. System Diagram With the tightening requirements on active and standby power consumption and the increasing current needs due to the addition of new features (for example, the Wi-Fi module), the LDOs become an obstacle to achieving stringent energy ratings. The TIDA-00949 was developed to answer this need of higher efficiency and current capability with the additional benefit of saving space by eliminating the heat sink, which is normally used in order to allow the LDOs to dissipate the losses. ## 1.2 Key System Specifications The specifications of the TIDA-00949 are listed in Table 1: **SPECIFICATION DESCRIPTION DETAILS** Input voltage range 6.5 to 20 V Output voltage and max current 3.3 V at 1 A 90%: 12 V $\rightarrow$ 5 V at 1 A; 92%: 12 V $\rightarrow$ 5 V at Efficiency (full load, rated load and 500 mA; Section 4.2.1 light load) 75%: 12 V $\rightarrow$ 5 V at 10 mA EMI performance EN55022 class B, >6-dB margin **Section 4.2.10** ±1% across the input range and load current Regulation (line and load) Section 4.2.3 Transient response ±5% from 0.1 to 1.0 A Section 4.2.5 Short-circuit, hiccup mode OCP for both FETs, Section 4.2.7 **Protections** OTP, OVP -30°C to 65°C Operating ambient temperature Section 4.2.2 Table 1. System Specification of TIDA-00949 www.ti.com System Overview ## 1.3 Block Diagram Copyright © 2016, Texas Instruments Incorporated Figure 2. Block Diagram ## 1.4 Highlighted Products #### 1.4.1 TPS54202 The TPS54202 is a 4.5- to 28-V input voltage range, 2-A synchronous buck converter. The device includes two integrated switching FETs, internal loop compensation, and a 5-ms internal soft start to reduce component count. By integrating the MOSFETs and employing the SOT-23 package, the TPS54202 achieves high power density and offers a small footprint on the PCB. Advanced Eco-mode<sup>™</sup> implementation maximizes light-load efficiency and reduces power loss. In the TPS54202, the frequency spread spectrum operation is introduced for EMI reduction. Cycle-by-cycle current limit in both high-side MOSFETs protect the converter in an overload condition and is enhanced by a low-side MOSFET freewheeling current limit, which prevents current runaway. Hiccup mode protection is triggered if the overcurrent condition has persisted for longer than the present time. #### Features: - 4.5- to 28-V wide input voltage range - Integrated 148-mΩ and 78-mΩ MOSFETs for 2-A, continuous output current - Low 2-μA shutdown, 45-μA quiescent current - · Internal 5-ms soft start - Fixed 500-kHz switching frequency - Frequency spread spectrum to reduce EMI - Advanced Eco-mode pulse skip - · Peak current mode control - Internal loop compensation - Overcurrent protection for both MOSFETs with hiccup mode protection - Overvoltage protection - · Thermal shutdown - SOT-23 (6) package System Overview www.ti.com ## 1.5 System Design Theory LDOs are devices that regulate the output voltage, while the output current is the same as the input current. This implies losses are proportional to the dropout between input and output voltage and the output current, as shown in Equation 1. These losses are the root cause of poor efficiency in LDOs. This translates to a limitation of the ratio between input and output voltage and maximum output current as well as the need of a heat sink. That heat sink will add cost and size to the overall solution. A DC/DC switch mode power supply, including a Buck topology as in this project, present the advantage of having a higher efficiency, allowing them to be used in a wider variety of applications as well as being competitive with an LDO-based design with respect to cost and size (including all components and heat sink). More details on how a Buck topology works can be found in the application report *Understanding Buck Power Stages In Switchmode Power Supplies* (SLVA057). Compare the efficiency of the TIDA-00948 and an LDO based design. The efficiency data for the TIDA-00949 can be found in Section 4.2.1. In an LDO, the power to be dissipated can be estimated by Equation 1. $$P_{\text{DISSIPATED}} = \left(V_{\text{IN}} - V_{\text{OUT}}\right) \times I_{\text{OUT}} \tag{1}$$ Now calculate the power dissipated by a 12-V input, 3.3-V output design at 1 A, 500 mA, and 100 mA to see what the performances are for the TIDA-00949 and for the LDO-based design. For 1 A, the efficiency of the TIDA-00949 is 90% (10% loss). With 3.3 W at the output, 0.33 W are dissipated. For the LDO-based design, Equation 1 gives 8.7 W to be dissipated by the LDO. For 500 mA, the efficiency of the TIDA-00949 is 92% (8% loss). With 1.65 W at the output, 0.132 W are dissipated. This is to be compared with 4.35 W for the LDO. Finally for 100 mA, 0.043 W needs to be dissipated for the TIDA-00949 (87% efficiency) versus 0.87 W for the LDO-based design. Figure 3. Comparison of Power Dissipated As shown in Figure 3, the LDO-based design needs to dissipate much more power than the TIDA-00949 design, which impacts both power consumption and cost and size due to the necessity of a heat sink. ## 2 Circuit Design and Component Selection ## 2.1 Part and Topology Selection The first step of the design is to select the circuit topology. As cost and space are key in home appliance design and no isolation is needed for the 12-V to 3.3-V conversion, a Buck topology is chosen. Still, with the aim to reduce bill of material cost and size, a synchronous converter with integrated FET is preferred. With this in mind, as well as the specification in Section 1.2, the TPS54202 was chosen. The converter includes two integrated switching FETs, internal loop compensation, and a 5-ms internal soft start to reduce component count. It integrates a 148-m $\Omega$ and a 78-m $\Omega$ MOSFET for up to 2-A continuous output current operation with 2- $\mu$ A shutdown and 45- $\mu$ A quiescent current. ## 2.2 Design Steps and Passive Components Selection The first step is to set the output voltage, which is adjusted by the resistor divider (R3 and R5). First set the range of the resistors; higher values will decrease the losses in the resistor divider but make the feedback signal more sensitive to noise, while lower values will make the feedback signal more robust against noise but increase losses. On this project, a good trade-off is setting R3 at 100 k $\Omega$ and use Equation 2 to calculate R5. $$R5 = \frac{R3 \times V_{REF}}{V_{OUT} - V_{REF}}$$ (2) where - R3 = 100 kΩ - V<sub>OUT</sub> = 3.3 V - $V_{RFF} = 0.596 \text{ V}$ Equation 2 gives R5 = 22.04 k $\Omega$ . A resistor value of 22 k $\Omega$ is then used for R5. By reversing Equation 2, an effective output voltage of $V_{OUT}$ = 3.305 V is given. Then comes the choice of the inductor (L1). For this, the inductance value, the RMS, and peak current are considered. The minimum inductor value of the inductor is calculated in Equation 3. To calculate the minimum inductor value, use the maximum input voltage (20 V), the maximum output voltage (3.3 V), the maximum output current (1 A), the switching frequency (500 kHz), and the coefficient that represents the amount of inductor ripple relative to the maximum output current ( $K_{\text{IND}}$ ). For low ESR output capacitors, $K_{\text{IND}}$ must be 0.3 (0.2 for higher ESR output capacitors). Equation 3 indicates that L1 must ideally be higher than 18.37 $\mu$ H. 22 $\mu$ H is used as the value for L1 in this design. $$L_{MIN} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{V_{IN\_MAX} \times K_{IND} \times I_{OUT} \times F_{SW}}$$ (3) With the output inductor value, the RMS and peak current can be calculated with Equation 4 and Equation 5, which respectively gives 1.004 A and 1.157 A. With these parameters in mind, the inductor can be selected. After reviewing the cost and performance of several inductor from various manufacturers, the THPC6045MF-220M from Taitech was selected. $$I_{LRMS} = \sqrt{\left(I_{OUT}\right)^{2} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN\_MAX} - V_{OUT}\right)}{V_{IN\_MAX} \times L \times F_{SW}}\right)^{2}}$$ $$V_{OUT} \times \left(V_{IN\_MAX} - V_{OUT}\right)$$ (4) $I_{L\_PEAK} = I_{OUT} \times \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{1.6 \times V_{IN\_MAX} \times L \times F_{SW}}$ (5) The maximum allowable output voltage ripple and the transient response to load changes determine the value of the output capacitors. C<sub>OUT</sub> is selected based on the most stringent of the following equations. $$C_{OUT} > \frac{2 \times \Delta I_{OUT}}{F_{SW} \times \Delta V_{OUT}}$$ (6) where - ΔI<sub>OUT</sub> is the load step of the output current from the output current under light load (0.1 A) and full load (1 A) - $\Delta V_{OUT}$ is the allowable change of output voltage during the load step $$C_{OUT} > \frac{1}{8 \times F_{SW}} \times \frac{1}{\frac{V_{OUT\_RIPPLE}}{K_{IND} \times I_{OUT}}}$$ (7) where V<sub>OUT RIPPLE</sub> is the maximum output ripple required The output capacitors also influence the crossover frequency. In the case of the TPS54202, the crossover frequency must be lower than 40 kHz without considering the feed forward capacitor. $$C_{OUT} > \frac{3.95}{V_{OUT} \times F_{CO}}$$ (8) $C_{\text{OUT}}$ must be selected based on the most stringent of the previous equations. Equation 6, Equation 7, and Equation 8 indicate that $C_{\text{OUT}}$ must be higher than 29 $\mu$ F. Including some margin for aging, temperature and DC bias, two 22 $\mu$ F in parallel where chosen to fit the $C_{\text{OUT}}$ requirements. Equation 9 calculates the maximum ESR of the output capacitor needed to meet the maximum output ripple required. The equivalent ESR of the output capacitors C4 and C5 must be lower than 0.33 $\Omega$ . $$R_{ESR} < \frac{V_{OUT\_RIPPLE}}{I_{L\_RIPPLE}}$$ (9) A feed forward capacitor (C6) is used in parallel with R3 to improve the phase boost at the crossover frequency. Equation 10 shows the feed forward capacitor must be higher than 58.6 pF, so 100 pF was used. $$C6 > \frac{V_{OUT} \times C_{OUT}}{2 \times \pi \times 3.95} \times \frac{1}{R3}$$ (10) The last step is to set the enable threshold. If an external signal is used, then no additional components are required. But if no external enable signal is used, then the resistor divider, composed of R2 and R4, is used. Equation 11 and Equation 12 are used to select R2 and R4 values. $$R2 = \frac{V_{START} \times \frac{V_{EN\_FALLING}}{V_{EN\_RISING}} - V_{STOP}}{I_{P} \times \left(1 - \frac{V_{EN\_FALLING}}{V_{EN\_RISING}}\right) + I_{H}}$$ $$R4 = \frac{R2 \times V_{EN\_FALLING}}{V_{STOP} - V_{EN\_FALLING}} + R2 \times \left(I_{P} + I_{H}\right)$$ (11) #### where - V<sub>START</sub> is the voltage at which the converter begin operation (6.2 V here) - V<sub>STOP</sub> is the voltage below which the converter should be turned off (5.3 V here) - V<sub>EN\_FALLING</sub> and V<sub>EN\_RISING</sub> are the falling and rising values of the internal UVLO (1.19 V and 1.21 V, respectively) - I<sub>P</sub> is the enable input current (0.7 μA) - I<sub>H</sub> is the hysteresis current (1.55 μA) Equation 11 gives 510.7 k $\Omega$ for R2, so 510 k $\Omega$ was used. This makes Equation 12 result in 115.4 k $\Omega$ for R4, so 118 k $\Omega$ was used. As required, a bootstrap capacitor (C1) of 0.1 $\mu$ F (X7R or X5R) has to be added between the BOOT pin and the SW pin. Finally a $0-\Omega$ resistor (R1) was added next to the bootstrap for test purposes (EMC tests). Results of the tests show that this resistor is not needed. # 3 Getting Started Hardware ## 3.1 PCB Overview A picture of the PCB with the functional blocks is shown in Figure 4. Figure 4. TIDA-00949 PCB With Functional Blocks ## 3.2 Connectors and Settings **Table 2. Connector Settings** | CONNECTOR | FUNCTION | |-----------|------------------| | J1-1 | EN | | J1-2 | V <sub>IN</sub> | | J1-3 | GND | | J1-4 | V <sub>OUT</sub> | ## 4 Testing and Results # 4.1 Setup Figure 5 shows the setup and the test equipment used. Figure 5. Picture of Test Setup for TIDA-00949 Table 3 lists the test equipment used to test the TIDA-00949. **Table 3. Test Equipment** | TEST EQUIPMENT | PART NUMBER | |-----------------|------------------------| | Oscilloscope | Tektronix DPO 3054 | | Voltage probe | Tektronix P6139A | | Current probe | Tektronix TCP202 | | Multimeter | Fluke 287C | | Power supply | Agilent E3631A | | Electronic load | Chroma 63103 and 63102 | | Thermal camera | Fluke Ti110 | ## 4.2 Test Results ## 4.2.1 Efficiency To test the efficiency, four multimeters are used; two are set up as voltmeters to measure the input and output voltages, and two are set up as ampmeters to measure the input and output currents. The measurements are done at a room temperature of 22.5°C. Figure 6. TIDA-00949 Efficiency Table 4, Table 5, and Table 6 list the details of the efficiency curves shown in Figure 6. | V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (mA) | η | |---------------------|----------------------|----------------------|-----------------------|-------| | 7.97 | 4.770 | 3.299 | 9.013 | 78.21 | | 7.96 | 10.144 | 3.298 | 19.508 | 79.68 | | 7.94 | 15.361 | 3.298 | 29.988 | 81.09 | | 7.93 | 23.948 | 3.297 | 49.460 | 85.87 | | 7.90 | 37.026 | 3.296 | 79.442 | 89.52 | | 7.88 | 45.835 | 3.296 | 98.945 | 90.29 | | 7.80 | 89.960 | 3.294 | 199.260 | 93.54 | | 7.71 | 136.090 | 3.291 | 299.640 | 93.98 | | 7.93 | 176.280 | 3.292 | 398.550 | 93.86 | | 7.94 | 221.030 | 3.290 | 498.940 | 93.53 | | 7.94 | 266.340 | 3.288 | 599.200 | 93.16 | | 7.95 | 311.580 | 3.288 | 698.080 | 92.66 | | 7.95 | 358.270 | 3.286 | 798.430 | 92.11 | | 8.01 | 403.400 | 3.285 | 898.750 | 91.37 | | 8.00 | 450.900 | 3.283 | 997.530 | 90.79 | Table 4. Efficiency With 8-V Input ## Table 5. Efficiency With 12-V Input | V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (mA) | η | |---------------------|----------------------|----------------------|-----------------------|-------| | 12.0 | 3.3 | 3.30 | 9.00 | 74.82 | | 12.0 | 6.8 | 3.30 | 19.48 | 79.24 | | 12.1 | 10.3 | 3.30 | 29.97 | 79.36 | | 12.0 | 16.6 | 3.30 | 49.44 | 81.37 | | 12.0 | 25.9 | 3.30 | 79.42 | 84.16 | | 12.0 | 31.2 | 3.30 | 98.92 | 87.04 | | 12.1 | 60.0 | 3.29 | 199.23 | 90.73 | | 12.0 | 89.5 | 3.28 | 299.62 | 91.64 | | 12.0 | 118.3 | 3.29 | 398.53 | 91.98 | | 12.0 | 148.9 | 3.29 | 498.93 | 91.94 | | 12.0 | 178.8 | 3.28 | 599.19 | 91.55 | | 12.0 | 210.2 | 3.29 | 698.07 | 91.23 | | 12.0 | 240.8 | 3.28 | 798.41 | 90.78 | | 12.0 | 271.6 | 3.28 | 898.75 | 90.23 | | 12.1 | 302.1 | 3.28 | 997.53 | 89.76 | # Table 6. Efficiency With 20-V Input | V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (mA) | η | |---------------------|----------------------|----------------------|-----------------------|-------| | 20.0 | 2.1 | 3.30 | 8.99 | 72.55 | | 19.9 | 4.3 | 3.30 | 19.48 | 75.87 | | 19.9 | 6.6 | 3.30 | 29.97 | 74.74 | | 19.9 | 10.6 | 3.30 | 49.44 | 77.25 | | 20.0 | 16.2 | 3.30 | 79.42 | 80.73 | | 20.0 | 19.8 | 3.30 | 98.92 | 82.05 | | 20.0 | 38.1 | 3.29 | 199.24 | 86.16 | | 19.9 | 56.5 | 3.29 | 299.62 | 87.57 | | 20.0 | 74.2 | 3.29 | 398.53 | 88.27 | | 20.0 | 92.8 | 3.29 | 498.92 | 88.42 | | 19.9 | 111.7 | 3.29 | 599.19 | 88.41 | | 20.0 | 130.1 | 3.29 | 698.07 | 88.09 | | 20.0 | 149.6 | 3.29 | 798.41 | 87.80 | | 19.9 | 169.6 | 3.29 | 898.75 | 87.40 | | 20.0 | 188.7 | 3.29 | 997.52 | 86.90 | #### 4.2.2 Thermal The thermal pictures in Figure 7 and Figure 8 was taken at a room temperature of 26°C, with a 12-V input, 3.3 V at 1-A output without airflow. The hottest point of the design is the TPS54202 at 58.6°C. This is an increase of 32°C. Because the acceptable ambient temperature range is –30°C to 65°C, no heat sink is required for the TIDA-00949 to function properly. 章 51.0 章 51.0 章 47.2 章 47.2 章 13/06/16 10:11:24 Figure 7. Top-Side Thermal Picture With 12-V $_{\mbox{\tiny IN}}, \ 3.3 \ \mbox{V}$ at 1-A Output Figure 8. Bottom-Side Thermal Picture With 12-V<sub>IN</sub>, 3.3 V at 1-A Output ## 4.2.3 Line and Load Regulation Figure 9 and Figure 10 show the output voltage variation, depending load current and input voltage. Across all input voltages and output currents, the output voltage varies between 3.291 and 3.307 V, well below the ±1% that was the initial target. Figure 9. Line Regulation at 1-A Load Figure 10. Load Regulation Table 7, Table 8, Table 9, and Table 10 list the details of the regulation curves shown in Figure 9 and Figure 10. **Table 7. Line Regulation** | I <sub>out</sub> | V <sub>out</sub> | REGULATION (%) | |------------------|------------------|----------------| | 8.0 | 3.294 | 0.01 | | 9.0 | 3.294 | 0 | | 10.0 | 3.293 | -0.02 | | 11.1 | 3.292 | -0.04 | | 12.1 | 3.292 | -0.05 | | 13.1 | 3.292 | -0.07 | | 14.1 | 3.291 | -0.08 | | 15.1 | 3.291 | -0.08 | | 16.1 | 3.293 | -0.01 | | 17.2 | 3.296 | 0.07 | | 18.2 | 3.297 | 0.09 | | 19.2 | 3.297 | 0.09 | | 20.2 | 3.297 | 0.09 | Table 8. Load Regulation at $V_{IN} = 8 \text{ V}$ | I <sub>OUT</sub> | V <sub>out</sub> | REGULATION (%) | |------------------|------------------|----------------| | 0.10 | 3.31 | 0.21 | | 0.20 | 3.31 | 0.16 | | 0.30 | 3.30 | 0.11 | | 0.40 | 3.30 | 0.07 | | 0.50 | 3.30 | 0.03 | | 0.60 | 3.30 | -0.02 | | 0.70 | 3.30 | -0.07 | | 0.80 | 3.30 | -0.11 | | 0.90 | 3.29 | -0.16 | | 1.00 | 3.29 | -0.21 | Table 9. Load Regulation at $V_{IN} = 12 \text{ V}$ | I <sub>OUT</sub> | V <sub>out</sub> | REGULATION (%) | |------------------|------------------|----------------| | 0.10 | 3.31 | 0.24 | | 0.20 | 3.30 | 0.17 | | 0.30 | 3.30 | 0.12 | | 0.40 | 3.30 | 0.08 | | 0.50 | 3.30 | 0.03 | | 0.60 | 3.30 | -0.02 | | 0.70 | 3.30 | -0.07 | | 0.80 | 3.30 | -0.12 | | 0.90 | 3.29 | -0.18 | | 1.00 | 3.29 | -0.23 | Table 10. Load Regulation at $V_{IN} = 20 \text{ V}$ | I <sub>OUT</sub> | V <sub>out</sub> | REGULATION (%) | |------------------|------------------|----------------| | 0.10 | 3.31 | 0.24 | | 0.20 | 3.30 | 0.16 | | 0.30 | 3.30 | 0.08 | | 0.40 | 3.30 | 0.01 | | 0.50 | 3.30 | -0.06 | | 0.60 | 3.30 | -0.11 | | 0.70 | 3.30 | -0.11 | | 0.80 | 3.30 | -0.08 | | 0.90 | 3.30 | -0.08 | | 1.00 | 3.30 | -0.06 | ## 4.2.4 Output Voltage Ripple The output voltage ripple remains below 70 mVpp under full load (1 A), low load (10 mA), or no load. This is well below the initial requirements of ±1%. Measurements were done at 22.5°C room temperature with 12-V input voltage. The lower curve (2) is the switch node (pin 2 of the TPS54202) with 5 V/div. The upper curve (1) is the output voltage with oscilloscope in AC-coupling mode with 50 mV/div for Figure 11 and 20 mV/div for Figure 12 and Figure 13. Figure 11. Output Voltage Ripple at 1-A Output Load Figure 12. Output Voltage Ripple at 10-mA Output Load Figure 13. Output Voltage Ripple at No-Load Output #### 4.2.5 Transient Response The transient response is below ±100 mV for load steps between 10 mA and 1 A, which were the design requirements (±5%). Measurements were done at 22.5°C room temperature with 12-V input voltage. The upper curve (1) is the output voltage with oscilloscope in AC-coupling mode with 50 mV/div. The lower curve (4) is the output current with 1 A/div. The load step is applied with a 1-A/ms slew rate. Figure 14. Transient Response From 10-mA to 1-A Output Load Figure 15. Transient Response From 1-A to 10-mA Output Load ## 4.2.6 Start-up and Shutdown For the start-up and the shutdown behavior, 12 V is applied at the input with a 1-A load at the output. Measurements were done at 22.5°C room temperature. The upper curve (3) is the EN pin with oscilloscope in DC-coupling mode with 2 V/div. The lower curve (2) is the switch node pin signal with oscilloscope in DC-coupling mode with 10 V/div. The upper curve (1) is the output voltage with oscilloscope in DC-coupling mode with 5 V/div. The lower curve (4) is the output current with 1 A/div. The TIDA-00949 takes 6 ms to provide 3.3 V. The output voltage is reached without overshoot. Figure 16. Start-up at 12-V Input and 1-A Output Load Figure 17. Shutdown at 12-V Input and 1-A Output Load #### 4.2.7 Overcurrent and Short-Circuit Test The overcurrent protection was tested by having a transient load from 1- to 3-A output current while the board is supplied with 12 V. The short-circuit protection was tested by shorting the output pin to ground. The upper curve (1) is the output voltage with oscilloscope in DC-coupling mode with 2 V/div (Figure 18) and 1 V/div (Figure 19). The lower curve (4) is the output current with 2 A/div. As shown in Figure 18 and Figure 19, when the current is rising to the current limit level, the device enters overcurrent protection as described in the TPS54202 datasheet (SLVSD26). After waiting the preprogrammed time, the device tries to restart. Once the fault condition is removed, the device starts normally. Figure 18. Overcurrent Protection Figure 19. Short-Circuit Protection ## 4.2.8 Overvoltage Test The overvoltage protection was tested by applying 4 V at the output of the TIDA-00949 board while the board is supplied with 12 V and with a 1-A output load. The upper curve (1) is the output voltage with oscilloscope in DC-coupling mode with 2 V/div. The lower curve (2) is voltage at the switch node with 5 V/div. As described in page 11 of the TPS54202 datasheet (SLVSD26), if the voltage on the FB pin is higher than 108% of the $V_{REF}$ , the high-side MOSFET is turned off. Once the fault condition is removed, the device starts switching normally again. Figure 20. Overvoltage Protection From 3.3 to 4 V #### 4.2.9 Standby and No-Load Currents The standby current was measured with an ampmeter at 22.5°C room temperature with a 12-V input voltage. The enable pin was set low through the connector, and the enable setting resistors (R2 and R4) not populated. The standby current was measured at 2.3 µA. The no-load current was measured with an ampmeter at $22.5^{\circ}$ C room temperature with a 12-V input voltage, with the enable setting resistors (R2 and R4) populated and no load attached at the output. The no-load current was measured at $105~\mu$ A. ## 4.2.10 EMC Tests The TIDA-00949 TI Design has been tested for EMI according to EN55022 Class B conducted emissions. The EMC tests were performed by the Shanghai Institute of Measurement and Testing Technology Fundamental Performance Test Centre (China). Figure 21. Conducted Emission Test Setup A small filter (10- $\mu$ F capacitor and 5- $\mu$ H inductor) was added at the input, which allows the board to pass the conducted emission test with more than 9 dB of margin. ## EN55022 B Figure 22. Conducted Emission Test Result With Filter Table 11. Final Result 1 | FREQ (MHz) | QUASIPEAK (dB¦ÌV) | MARGIN (dB) | LIMIT (dB¦ÌV) | |------------|-------------------|-------------|---------------| | 0.2760 | 20.8 | 40.1 | 60.9 | | 0.4515 | 48.0 | 8.8 | 56.8 | | 0.9005 | 34.6 | 21.4 | 56.0 | | 2.3630 | 28.1 | 27.9 | 56.0 | | 7.1015 | 26.8 | 33.2 | 60.0 | | 24.2105 | 25.4 | 34.6 | 60.0 | Table 12. Final Result 2 | FREQ (MHz) | AVERAGE (dB¦ÌV) | MARGIN (dB) | LIMIT (dB¦ÌV) | |------------|-----------------|-------------|---------------| | 0.2355 | 18.7 | 33.6 | 52.3 | | 0.4605 | 37.5 | 9.2 | 46.7 | | 0.9455 | 25.0 | 21.0 | 46.0 | | 2.3990 | 20.8 | 25.2 | 46.0 | | 7.3940 | 21.9 | 28.1 | 50.0 | | 24.2960 | 21.8 | 28.2 | 50.0 | Design Files www.ti.com ## 5 Design Files #### 5.1 Schematics To download the schematics, see the design files at TIDA-00949. #### 5.2 Bill of Materials To download the bill of materials, see the design files at TIDA-00947. ## 5.3 PCB Layout Recommendations In switch mode DC/DC, take care to avoid coupling between the different loops to improve performances. In a Buck topology, the input loop is particularly critical; for this reason, the input capacitors must be placed as close as possible to the TPS54202. This is done by separating the noise sensitive loop (feedback and enable) from the high di/dt loops (input, switch node, bootstrap). This is done by placing the components and traces of the feedback and enable loop as far as possible from components and traces with high di/dt. Special attention was also given to the ground plane; trying to make it as large and as solid as possible, to both reduce noise sensitivity, and help thermal dissipation. With regards to thermal dissipation, the input and output voltage planes must also made as large and solid as possible to help keep the board as cool as possible. Lastly, the soldering pad for the inductor was slightly enlarged to allow the tests of several inductors. Figure 23. Top Layer #### 5.3.1 Layout Prints To download the layout prints, see the design files at TIDA-00949. www.ti.com Design Files #### 5.4 Gerber Files To download the Gerber files, see the design files at TIDA-00949. ## 5.5 Altium Project To download the Altium project files, see the design files at TIDA-00949. ## 5.6 Assembly Drawings To download the assembly drawings, see the design files at TIDA-00949. ## 6 References - 1. Texas Instruments, *Understanding Buck Power Stages In Switchmode Power Supplies*, Application Report (SLVA057) - 2. Texas Instruments, Layout Tips for EMI Reduction in DC / DC Converters, AN-2155 Application Report (SNVA638) - 3. Texas Instruments, Simple Success With Conducted EMI From DCDC Converters, AN-2162 Application Report (SNVA489) #### 6.1 Trademarks All trademarks are the property of their respective owners. #### 7 About the Authors **YUAN (JASON) TAO** is a systems engineer at Texas Instruments, where he is responsible for developing reference design solutions for the industrial segment. Yuan brings to this role his extensive experience in power electronics, high-frequency DC-DC, AC-DC converters, and analog circuit design. Yuan earned his master of IC design and manufacture from Shanghai Jiao Tong University in 2007. **KEVIN STAUDER** is a system engineer in the Industrial Systems team at Texas Instruments, responsible for developing TI Designs for industrial applications. Revision A History www.ti.com # **Revision A History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cł | nanges from Original (June 2016) to A Revision | Page | |----|------------------------------------------------|------| | • | Changed from preview page | | #### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated