





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.



### TPA0202 2-W STEREO AUDIO POWER AMPLIFIER

SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

### description

The TPA0202 is a stereo audio power amplifier in a 24-pin TSSOP thermal package capable of delivering greater than 2 W of continuous RMS power per channel into 3- $\Omega$  loads. The TPA0202 simplifies design and frees up board space for other features. Full power distortion levels of less than 0.1% THD+N from a 5-V supply are typical. Low-voltage applications are also well served by the TPA0202 providing 800-mW per channel into 3- $\Omega$  loads with a 3.3-V supply voltage.

The TPA0202 has integrated depop circuitry that virtually eliminates transients that cause noise in the speakers during power up and when using the mute and shutdown modes.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 2 to 20 in BTL mode (1 to 10 in SE mode). An internal input MUX allows two sets of stereo inputs to the amplifier. In notebook applications, where internal speakers are driven as BTL and the line (often headphone drive) outputs are required to be SE, the TPA0202 automatically switches into SE mode when the SE/BTL input is activated. Using the TPA0202 to drive line outputs up to 700 mW/channel into external 3- $\Omega$  loads is ideal for small non-powered external speakers in portable multimedia systems. The TPA0202 also features a shutdown function for power sensitive applications, holding the supply current at 5  $\mu$ A.

The PowerPAD package<sup>†</sup> (PWP) delivers a level of thermal performance that was previously achievable only in TO-220-type packages. Thermal impedances of approximately 35°C/W are readily realized in multilayer PCB applications. This allows the TPA0202 to operate at full power into 3- $\Omega$  loads at ambient temperature of up to 85°C with 300 CFM of forced-air cooling. Into 8- $\Omega$  loads, the operating ambient temperature increases to 100°C.

### **AVAILABLE OPTIONS**

|                | PACKAGE         |
|----------------|-----------------|
| T <sub>A</sub> | TSSOP‡<br>(PWP) |
| -40°C to 85°C  | TPA0202PWP      |

<sup>&</sup>lt;sup>‡</sup> The PWP packages are available taped and reeled. To order a taped and reeled part, add the suffix R (e.g., TPA0202PWPR).

<sup>†</sup> See Texas Instruments document, *PowerPAD Thermally Enhanced Package Application Report* (Literature Number SLMA002) for more information on the PowerPAD package.



SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

### **Terminal Functions**

| TERMINAL  |                  |     |                                                                                                                                                                                                                               |  |
|-----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME      | NO.              | 1/0 | DESCRIPTION                                                                                                                                                                                                                   |  |
| GND/HS    | 1, 12,<br>13, 24 |     | Ground connection for circuitry, directly connected to thermal pad                                                                                                                                                            |  |
| HP/LINE   | 16               | I   | Input MUX control input, hold high to select LHP IN or RHP IN (5, 20), hold low to select LLINE IN or RLINE IN (4, 21)                                                                                                        |  |
| LBYPASS   | 6                |     | Tap to voltage divider for left channel internal mid-supply bias                                                                                                                                                              |  |
| LHP IN    | 5                | Ι   | Left channel headphone input, selected when HP/LINE terminal (16) is held high                                                                                                                                                |  |
| LLINE IN  | 4                | Ι   | Left channel line input, selected when HP/LINE terminal (16) is held low                                                                                                                                                      |  |
| LOUT+     | 3                | 0   | Left channel + output in BTL mode, + output in SE mode                                                                                                                                                                        |  |
| LOUT-     | 10               | 0   | Left channel – output in BTL mode, high-impedance state in SE mode                                                                                                                                                            |  |
| $LV_{DD}$ | 7                | -   | Supply voltage input for left channel and for primary bias circuits                                                                                                                                                           |  |
| MUTE IN   | 11               | _   | Mute all amplifiers, hold low for normal operation, hold high to mute                                                                                                                                                         |  |
| MUTE OUT  | 9                | 0   | Follows MUTE IN terminal (11), provides buffered output                                                                                                                                                                       |  |
| NC        | 17, 23           |     | No internal connection                                                                                                                                                                                                        |  |
| RBYPASS   | 19               |     | Tap to voltage divider for right channel internal mid-supply bias                                                                                                                                                             |  |
| RHPIN     | 20               | -   | Right channel headphone input, selected when HP/LINE terminal (16) is held high                                                                                                                                               |  |
| RLINEIN   | 21               | I   | Right channel line input, selected when HP/LINE terminal (16) is held low                                                                                                                                                     |  |
| ROUT+     | 22               | 0   | Right channel + output in BTL mode, + output in SE mode                                                                                                                                                                       |  |
| ROUT-     | 15               | 0   | Right channel – output in BTL mode, high impedance state in SE mode                                                                                                                                                           |  |
| $RV_{DD}$ | 18               | ı   | Supply voltage input for right channel                                                                                                                                                                                        |  |
| SE/BTL    | 14               | Ι   | Hold low for BTL mode, hold high for SE mode                                                                                                                                                                                  |  |
| SHUTDOWN  | 8                | ı   | Places entire IC in shutdown mode when held high, $I_{DD} = 5 \mu A$                                                                                                                                                          |  |
| TJ        | 2                | 0   | Sources a current proportional to the junction temperature. This terminal should be left unconnected during normal operation. For more information, see the <i>junction temperature measurement</i> section of this document. |  |

SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

Supply voltage, V<sub>DD</sub> ...... 6 V 

### **DISSIPATION RATING TABLE**

| PACKAGE          | $T_{\mbox{A}} \leq 25^{\circ} \mbox{C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|------------------|-----------------------------------------|-----------------|-----------------------|-----------------------|
| PWP <sup>‡</sup> | 2.7 W                                   | 21.8 mW/°C      | 1.7 W                 | 1.4 W                 |

<sup>‡</sup> Please see the Texas Instruments document, PowerPAD Thermally Enhanced Package Application Report (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled Texas Instruments Recommended Board for PowerPAD on page 33 of the before mentioned document.

### recommended operating conditions

|                                             |                                                    |                                                                                      | MIN  | NOM | MAX | UNIT |
|---------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------|------|-----|-----|------|
| Supply Voltage, V <sub>DD</sub>             |                                                    |                                                                                      |      |     | 5.5 | V    |
|                                             | V <sub>DD</sub> = 5 V,<br>250 mW/ch average power, | $4$ - $\Omega$ stereo BTL drive, with proper PCB design                              | -40  |     | 85  |      |
| Operating free-air temperature, TA          | V <sub>DD</sub> = 5 V,<br>2 W/ch average power,    | 3-Ω stereo BTL drive,<br>with proper PCB design<br>and 300 CFM forced-air<br>cooling | -40  |     | 85  | °C   |
| Common mode input voltage View              | V <sub>DD</sub> = 5 V                              |                                                                                      | 1.25 |     | 4.5 | V    |
| Common mode input voltage, V <sub>ICM</sub> | V <sub>DD</sub> = 3.3 V                            |                                                                                      | 1.25 |     | 2.7 | ٧    |

### dc electrical characteristics, T<sub>A</sub> = 25°C

|                       | · A                                             |                         |            |            |     |     |      |
|-----------------------|-------------------------------------------------|-------------------------|------------|------------|-----|-----|------|
| PARAMETER             |                                                 | TEST CONDITIONS         |            |            | TYP | MAX | UNIT |
|                       | Supply current                                  |                         | Stereo BTL |            | 19  | 30  | mA   |
|                       |                                                 | V <sub>DD</sub> = 5 V   | Stereo SE  |            | 9   | 18  | mA   |
|                       |                                                 |                         | Mono BTL   |            | 9   | 18  | mA   |
|                       |                                                 |                         | Mono SE    |            | 3   | 10  | mA   |
| <sup>1</sup> DD       |                                                 |                         | Stereo BTL |            | 13  | 20  | mA   |
|                       |                                                 | V 22V                   | Stereo SE  |            | 5   | 10  | mA   |
|                       |                                                 | V <sub>DD</sub> = 3.3 V | Mono BTL   |            | 5   | 10  | mA   |
|                       |                                                 |                         | Mono SE    |            | 3   | 6   | mA   |
| Voo                   | Output offset voltage (measured differentially) | $V_{DD} = 5 V$ ,        | Gain = 2,  | See Note 1 | 5   | 25  | mV   |
| I <sub>DD(MUTE)</sub> | Supply current in mute mode                     | V <sub>DD</sub> = 5 V   |            |            | 1.5 |     | mA   |
| I <sub>DD(SD)</sub>   | I <sub>DD</sub> in shutdown                     | V <sub>DD</sub> = 5 V   |            |            | 5   | 20  | μА   |

NOTE 1: At 3 V <  $V_{DD}$  < 5 V the dc output voltage is approximately  $V_{DD}/2$ .



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# ac operating characteristics, V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 3 $\Omega$ (unless otherwise noted)

|                                       | PARAMETER                                 | Т                       | EST CONDITIONS               | 3             | TYP | MAX | UNIT    |
|---------------------------------------|-------------------------------------------|-------------------------|------------------------------|---------------|-----|-----|---------|
| D-                                    | Output power (each channel) see<br>Note 2 | THD = 0.2%,             | BTL,                         | See Figure 3  | 2   |     | W       |
| PO                                    |                                           | THD = 1%,               | BTL,                         | See Figure 3  | 2.2 |     | VV      |
| THD+N                                 | Total harmonic distortion plus noise      | $P_0 = 2W$ ,            | f = 20 - 20  kHz,            | See Figure 5  | 200 |     | m%      |
| I I I I I I I I I I I I I I I I I I I | rotal narmonic distortion plus noise      | V <sub>I</sub> = 1 V,   | $R_L = 10 \text{ k}\Omega$ , | $A_V = 1 V/V$ | 100 |     | m%      |
| ВОМ                                   | Maximum output power bandwidth            | A <sub>V</sub> = 10 V/V | THD < 1 %,                   | See Figure 5  | >20 |     | kHz     |
|                                       | Phase margin                              | $R_L = 4 \Omega$ ,      | Open Loop,                   | See Figure 43 | 85° |     |         |
|                                       | Occasional and action of the continu      | f = 1 kHz,              | See Figure 37                |               | 80  |     | dB      |
|                                       | Supply ripple rejection ratio             | f = 20 - 20  kHz,       | See Figure 37                |               | 60  |     | uБ      |
|                                       | Mute attenuation                          |                         |                              |               | 85  |     | dB      |
|                                       | Channel-to-channel output separation      | f = 1 kHz,              | See Figure 39                |               | 85  |     | dB      |
|                                       | Line/HP input separation                  |                         |                              |               | 100 |     | dB      |
|                                       | BTL attenuation in SE mode                |                         |                              |               | 100 |     | dB      |
| Z <sub>I</sub>                        | Input impedance                           |                         |                              |               | 2   |     | ΜΩ      |
|                                       | Signal-to-noise ratio                     | $P_0 = 500 \text{ mW},$ | BTL                          |               | 95  |     | dB      |
| ٧n                                    | Output noise voltage                      | See Figure 35           |                              |               | 21  |     | μV(rms) |

NOTE 2: Output power is measured at the output terminals of the IC at 1 kHz.

# ac operating characteristics, V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 3 $\Omega$

|                | PARAMETER                                 | Т                       | EST CONDITIONS               | 3             | TYP M | AX | UNIT    |
|----------------|-------------------------------------------|-------------------------|------------------------------|---------------|-------|----|---------|
| D-             | Output power (each channel) see<br>Note 2 | THD = 0.2%,             | BTL,                         | See Figure 10 | 800   |    | mW      |
| PO             |                                           | THD = 1%,               | BTL,                         | See Figure 10 | 900   |    | HIVV    |
| THD+N          |                                           | $P_0 = 800 \text{ mW},$ | f = 20 - 20  kHz,            | See Figure 11 | 350   |    | m%      |
| I HD+N         | Total harmonic distortion plus noise      | V <sub>I</sub> = 1 V,   | $R_L = 10 \text{ k}\Omega$ , | $A_V = 1 V/V$ | 200   |    | m%      |
| Вом            | Maximum output power bandwidth            | A <sub>V</sub> = 10 V/V | THD < 1 %,                   | See Figure 11 | >20   |    | kHz     |
|                | Phase margin                              | $R_L = 4 \Omega$ ,      | Open Loop,                   | See Figure 44 | 85°   |    |         |
|                | Cumply simple solection setion            | f = 1 kHz,              | See Figure 37                |               | 70    |    | ٩D      |
|                | Supply ripple rejection ratio             | f = 20 - 20  kHz,       | See Figure 37                |               | 55    |    | dB      |
|                | Mute attenuation                          |                         |                              |               | 85    |    | dB      |
|                | Channel-to-channel output separation      | f = 1 kHz,              | See Figure 40                |               | 85    |    | dB      |
|                | Line/HP input separation                  |                         |                              |               | 100   |    | dB      |
|                | BTL attenuation in SE mode                |                         |                              |               | 100   |    | dB      |
| Z <sub>I</sub> | Input impedance                           |                         |                              |               | 2     |    | МΩ      |
|                | Signal-to-noise ratio                     | $P_0 = 500 \text{ mW},$ | BTL                          |               | 95    |    | dB      |
| ٧n             | Output noise voltage                      | See Figure 37           |                              |               | 21    |    | μV(rms) |

NOTE 2: Output power is measured at the output terminals of the IC at 1 kHz.



### PARAMETER MEASUREMENT INFORMATION



Figure 1. BTL Test Circuit



Figure 2. SE Test Circuit



### **Table of Graphs**

|                 |                                      |                                      | FIGURE                                                                    |
|-----------------|--------------------------------------|--------------------------------------|---------------------------------------------------------------------------|
| THD + N         | Total harmonic distortion plus noise | vs Frequency                         | 4, 5, 7, 8, 11, 12, 14, 15, 17, 18, 20, 21, 23, 24, 26, 27, 29, 30 32, 33 |
| I I I D + N     |                                      | vs Output power                      | 3, 6, 9, 10, 13, 16, 19, 22, 25, 28, 31, 34                               |
| ٧n              | Output noise voltage                 | vs Frequency                         | 35,36                                                                     |
|                 | Supply ripple rejection ratio        | vs Frequency                         | 37,38                                                                     |
|                 | Crosstalk                            | vs Frequency                         | 39 – 42                                                                   |
|                 | Open loop response                   | vs Frequency                         | 43,44                                                                     |
|                 | Closed loop response                 | vs Frequency                         | 45, 48                                                                    |
| I <sub>DD</sub> | Supply current                       | vs Supply voltage                    | 49                                                                        |
| PO              | Output power                         | vs Supply voltage vs Load resistance | 50, 51<br>52, 53                                                          |
| $P_{D}$         | Power dissipation                    | vs Output power                      | 54 – 57                                                                   |

### TOTAL HARMONIC DISTORTION PLUS NOISE

# **OUTPUT POWER** 10 THD+N -Total Harmonic Distortion + Noise - % $V_{DD} = 5 V$ f = 1 kHz - BTL $R_L = 3 \Omega$ $R_L = 8 \Omega$ 0.1 0.01 0.25 0.5 0.75 1 1.25 1.5 1.75 2 2.25 2.5 Po - Output Power - W Figure 3



## TOTAL HARMONIC DISTORTION PLUS NOISE **FREQUENCY** THD+N -Total Harmonic Distortion + Noise - % $V_{DD} = 5 V$ $R_L = 4 \Omega$ $A_V = -2 V/V$ BTL $P_0 = 1.5 W$ $P_0$ = 2 W, $R_L$ = 3 $\Omega$ $P_0 = 0.75 \text{ W}$ 0.1 $P_0 = 0.25 \text{ W}$ 0.01 20 100 10 k 20 k 1 k f - Frequency - Hz

# OUTPUT POWER 10 VDD = 5 V RL = 3 \( \Omega \) BTL f = 20 kHz 0.01 0.01 0.01 1 1 10

TOTAL HARMONIC DISTORTION PLUS NOISE

# TOTAL HARMONIC DISTORTION PLUS NOISE vs FREQUENCY

Figure 5



### TOTAL HARMONIC DISTORTION PLUS NOISE

Figure 6

PO - Output Power - W



# TOTAL HARMONIC DISTORTION PLUS NOISE



# TOTAL HARMONIC DISTORTION PLUS NOISE



### TOTAL HARMONIC DISTORTION PLUS NOISE





0.01

20

100

# TOTAL HARMONIC DISTORTION PLUS NOISE **OUTPUT POWER** THD+N -Total Harmonic Distortion + Noise - % $V_{DD} = 3.3 V$ $R_L = 3 \Omega$ $A_V = -2 \text{ V/V}$ BŤL f = 20 kHz1 f = 20 Hz0.1 f = 1 kHz 0.01 0.1 1 2

# **FREQUENCY** THD+N -Total Harmonic Distortion + Noise - % $V_{DD} = 3.3 V$ $P_0 = 0.4 W$ $R_L = 8 \Omega$ **BTL** $A_V = -20 \text{ V/V}$ 0.1 $A_V = -10 \text{ V/V}$ ++++ $A_V = -2 V/V$

TOTAL HARMONIC DISTORTION PLUS NOISE

TOTAL HARMONIC DISTORTION PLUS NOISE VS **FREQUENCY** 

Figure 13

Po - Output Power - W



### TOTAL HARMONIC DISTORTION PLUS NOISE

f - Frequency - Hz

Figure 14

1 k

10 k 20 k



### TOTAL HARMONIC DISTORTION PLUS NOISE



# TOTAL HARMONIC DISTORTION PLUS NOISE



### TOTAL HARMONIC DISTORTION PLUS NOISE







# TOTAL HARMONIC DISTORTION PLUS NOISE **FREQUENCY** THD+N -Total Harmonic Distortion + Noise - % $V_{DD} = 5 V$ $R_L = 8 \Omega$ SE 0.1 $P_0 = 0.25 \text{ W}$ $P_0 = 0.1 \text{ W}$ = 0.05 W0.01 20 100 10 k 20 k f - Frequency - Hz



### TOTAL HARMONIC DISTORTION PLUS NOISE vs **FREQUENCY**

Figure 21





# TOTAL HARMONIC DISTORTION PLUS NOISE



# TOTAL HARMONIC DISTORTION PLUS NOISE



### TOTAL HARMONIC DISTORTION PLUS NOISE





### TOTAL HARMONIC DISTORTION PLUS NOISE



### TOTAL HARMONIC DISTORTION PLUS NOISE



### TOTAL HARMONIC DISTORTION PLUS NOISE









20

100

f - Frequency - Hz

Figure 36

10 k 20 k

20

100

1 k

f - Frequency - Hz

Figure 35

10 k 20 k









### **OPEN LOOP RESPONSE**



Figure 44

### **CLOSED LOOP RESPONSE**



Figure 45

### **CLOSED LOOP RESPONSE**



Figure 46

### **CLOSED LOOP RESPONSE**



Figure 47

### **CLOSED LOOP RESPONSE 0**° Gain -45° -3 -90° –135° ser– -5 -6 -180° $V_{DD} = 3.3V$ $A_V = -1 \text{ V/V}$ $P_{O} = 0.25 \text{ W}$ **-225**° SĚ **-270**° 100 10 k 100 k 200 k f - Frequency - Hz

Figure 48











SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

### THERMAL INFORMATION

The thermally enhanced PWP package is based on the 24-pin TSSOP, but includes a thermal pad (see Figure 58) to provide an effective thermal contact between the IC and the PWB.

Traditionally, surface-mount and power have been mutually exclusive terms. A variety of scaled-down TO-220-type packages have leads formed as gull wings to make them applicable for surface-mount applications. These packages, however, have only two shortcomings: they do not address the very low profile requirements (<2 mm) of many of today's advanced systems, and they do not offer a terminal-count high enough to accommodate increasing integration. On the other hand, traditional low-power surface-mount packages require power-dissipation derating that severely limits the usable range of many high-performance analog circuits.

The PowerPAD package (thermally enhanced TSSOP) combines fine-pitch surface-mount technology with thermal performance comparable to much larger power packages.

The PowerPAD package is designed to optimize the heat transfer to the PWB. Because of the very small size and limited mass of a TSSOP package, thermal enhancement is achieved by improving the thermal conduction paths that remove heat from the component. The thermal pad is formed using a patented lead-frame design and manufacturing technique to provide a direct connection to the heat-generating IC. When this pad is soldered or otherwise thermally coupled to an external heat dissipator, high power dissipation in the ultra-thin, fine-pitch, surface-mount package can be reliably achieved.



Figure 58. Views of Thermally Enhanced PWP Package

### bridged-tied load versus single-ended mode

Figure 59 shows a linear audio power amplifier (APA) in a BTL configuration. The TPA0202 BTL amplifier consists of two linear amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration but initially consider power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance (see equation 1).

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

$$Power = \frac{V_{(rms)}^{2}}{R_{L}}$$

$$V_{DD}$$

$$V_{DD$$

Figure 59. Bridge-Tied Load Configuration

In a typical computer sound channel operating at 5 V, bridging raises the power into an  $8-\Omega$  speaker from a singled-ended (SE, ground reference) limit of 250 mW to 1 W. In sound power that is a 6-dB improvement — which is loudness that can be heard. In addition to increased power there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 60. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so they tend to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system. This frequency limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with equation 2.

$$f_{C} = \frac{1}{2\pi R_{L} C_{C}} \tag{2}$$



### bridged-tied load versus single-ended mode (continued)

For example, a  $68-\mu$ F capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 60. Single-Ended Configuration and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4× the output power of the SE configuration. Internal dissipation versus output power is discussed further in the *thermal considerations* section.

### BTL amplifier efficiency

Linear amplifiers are notoriously inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the RMS value of the supply current,  $I_{DD}$ rms, determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 61).



Figure 61. Voltage and Current Waveforms for BTL Amplifiers

Where:

### **APPLICATION INFORMATION**

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are very different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

Efficiency = 
$$\frac{P_L}{P_{SUP}}$$
 (3)
$$P_L = \frac{V_L rms^2}{R_L} = \frac{V_p^2}{2R_L}$$

$$V_L rms = \frac{V_P}{\sqrt{2}}$$

$$P_{SUP} = V_{DD} I_{DD} rms = \frac{V_{DD}}{\pi} \frac{2V_P}{R_L}$$

$$I_{DD} rms = \frac{2V_P}{\pi} \frac{2V_P}{R_L}$$
Efficiency of a BTL Configuration =  $\frac{\pi}{2} \frac{V_P}{V_{DD}} = \frac{\pi}{2} \frac{\left(\frac{P_L R_L}{2}\right)^{1/2}}{2V_{DD}}$ 

$$P_{DD} rms = \frac{2V_P}{\pi} \frac{2V_P}{R_L}$$
(4)

Table 1 employs equation 4 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1-W audio system with  $8-\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.25 W.

Table 1. Efficiency Vs Output Power in 5-V 8- $\Omega$  BTL Systems

| OUTPUT POWER<br>(W) | EFFICIENCY<br>(%) | PEAK-TO-PEAK<br>VOLTAGE<br>(V) | INTERNAL<br>DISSIPATION<br>(W) |
|---------------------|-------------------|--------------------------------|--------------------------------|
| 0.25                | 31.4              | 2.00                           | 0.55                           |
| 0.50                | 44.4              | 2.83                           | 0.62                           |
| 1.00                | 62.8              | 4.00                           | 0.59                           |
| 1.25                | 70.2              | 4.47 <sup>†</sup>              | 0.53                           |

<sup>†</sup> High peak voltages cause the THD to increase.

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation 4,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.



For example, if the 5-V supply is replaced with a 3.3-V supply (TPA0202 has a maximum recommended  $V_{DD}$  of 5.5 V) in the calculations of Table 1, then efficiency at 0.5 W would rise from 44% to 67% and internal power dissipation would fall from 0.62 W to 0.25 W at 5 V. Then for a stereo 0.5-W system from a 3.3-V supply, the maximum draw would only be 1.5 W as compared to 2.24 W from 5 V. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

### selection of components

Figure 62 and Figure 63 are a schematic diagrams of a typical notebook computer application circuits.



NOTE A: A 0.1 μF ceramic capacitor should be placed as close as possible to the IC. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10 μF or greater should be placed near the audio power amplifier.

Figure 62. TPA0202 Minimum Configuration Application Circuit



NOTES: A. This connection is for ultra-low current in shutdown mode.

B. A 0.1  $\mu$ F ceramic capacitor should be placed as close as possible to the IC. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater should be placed near the audio power amplifier.

Figure 63. TPA0202 Full Configuration Application Circuit



### gain setting resistors, RF and RI

The gain for each audio input of the TPA0202 is set by resistors  $R_F$  and  $R_I$  according to equation 5 for BTL mode.

BTL Gain = 
$$-2\left(\frac{R_F}{R_I}\right)$$
 (5)

BTL mode operation brings about the factor 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. Given that the TPA0202 is a MOS amplifier, the input impedance is very high, consequently input leakage currents are not generally a concern although noise in the circuit increases as the value of  $R_F$  increases. In addition, a certain range of  $R_F$  values is required for proper start-up operation of the amplifier. Taken together it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5 k $\Omega$  and 20 k $\Omega$ . The effective impedance is calculated in equation 6.

Effective Impedance = 
$$\frac{R_F R_I}{R_F + R_I}$$
 (6)

As an example consider an input resistance of 10 k $\Omega$  and a feedback resistor of 50 k $\Omega$ . The BTL gain of the amplifier would be -10 and the effective impedance at the inverting terminal would be 8.3 k $\Omega$ , which is well within the recommended range.

For high performance applications metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above  $50~k\Omega$  the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5 pF should be placed in parallel with  $R_F$  when  $R_F$  is greater than  $50~k\Omega$ . This, in effect, creates a low pass filter network with the cutoff frequency defined in equation 7.

$$f_{c(lowpass)} = \frac{1}{2\pi R_F C_F}$$
 (7)

For example, if  $R_F$  is 100 k $\Omega$  and Cf is 5 pF then  $f_C$  is 318 kHz, which is well outside of the audio range.

### input capacitor, CI

In the typical application an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency determined in equation 8.



The value of  $C_I$  is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_I$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 40 Hz. Equation 8 is reconfigured as equation 9.

$$C_{I} = \frac{1}{2\pi R_{I} f_{C}}$$
 (9)

In this example,  $C_I$  is  $0.40~\mu F$  so one would likely choose a value in the range of  $0.47~\mu F$  to  $1~\mu F$ . A further consideration for this capacitor is the leakage path from the input source through the input network  $(R_I, C_I)$  and the feedback resistor  $(R_F)$  to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the dc level there is held at  $V_{DD}/2$ , which is likely higher that the source dc level. Please note that it is important to confirm the capacitor polarity in the application.

### power supply decoupling, CS

The TPA0202 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the audio power amplifier is recommended.



SLOS205B - FEBRUARY 1998 - REVISED DECEMBER 2000

### **APPLICATION INFORMATION**

### midrail bypass capacitor, CB

The midrail bypass capacitor,  $C_B$ , is the most critical capacitor and serves several important functions. During startup or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD+N. The capacitor is fed from a  $100\text{-k}\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in equation 10 should be maintained.

$$\frac{1}{\left(C_{\mathsf{B}} \times 100 \text{ k}\Omega\right)} \le \frac{1}{C_{\mathsf{I}}\left(\mathsf{R}_{\mathsf{I}} + \mathsf{R}_{\mathsf{F}}\right)} \tag{10}$$

As an example, consider a circuit where  $C_B$  is 1  $\mu$ F,  $C_I$  is 0.22  $\mu$ F,  $R_F$  is 50  $k\Omega$ , and  $R_I$  is 10  $k\Omega$ . Inserting these values into the equation 10 we get 10  $\leq$  75, which satisfies the rule. Bypass capacitor,  $C_B$ , values of 0.1  $\mu$ F to 1  $\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.

In Figure 63, the full feature configuration, two bypass capacitors are used. This provides the maximum separation between right and left drive circuits. When absolute minimum cost and/or component space is required, one bypass capacitor can be used as shown in Figure 62. It is critical that terminals 6 and 19 be tied together in this configuration.

### load considerations

Extremely low impedance loads (below  $4\,\Omega$ ) coupled with certain external component selections, board layouts, and cabling can cause oscillations in the system. Using a single air-cored inductor in series with the load eliminates any spurious oscillations that might occur. An inductance of approximately 1  $\mu$ H has been shown to eliminate such oscillations. There are no special considerations when using 4  $\Omega$  and above loads with this amplifier.

### optimizing depop operation

Circuitry has been included in the TPA0202 to minimize the amount of popping heard at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. If high impedances are used for the feedback and input resistors, it is possible for the input capacitor to drift downwards from mid-rail during mute and shutdown. A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. So it is advantageous to use low-gain configurations, and to limit the size of the gain-setting resistors. The time constant of the input coupling capacitor ( $C_I$ ) and the gain-setting resistors ( $R_I$  and  $R_F$ ) needs to be shorter than the time constant formed by the bypass capacitor ( $C_B$ ) and the output impedance of the mid-rail generator, which is nominally 100 k $\Omega$  (see equation 10).

The effective output impedance of the mid-rail generator is actually greater than 100 k $\Omega$  due to a PNP transistor clamping the input node (see Figure 64).



Figure 64. PNP Transistor Clamping of BYPASS Terminal

The PNP transistor limits the voltage drop across the 50 k $\Omega$  resistor by slewing the internal node slowly when power is applied. At start-up, the xBYPASS capacitor is at 0. The PNP is pulling the mid-point of the bias circuit down, so the capacitor sees a lower effective voltage, and thus charges slower. This appears as a linear ramp (while the PNP transistor is conducting), followed by the expected exponential ramp of an R-C circuit.

If the expression in equation 10 cannot be fulfilled or the small amount of pop is still unacceptable for the application, then external circuitry must be added that can eliminate the pop heard during power up and while transitioning out of mute or shutdown modes.

By holding the device in SE mode when the pop normally occurs, no pop can be heard through the BTL-connected speakers (as the negative output is in a high impedance state when the amplifier is in SE mode).

From a hardware point of view, the easiest way to implement this is to drive the SE/BTL terminal from the general-purpose input-output (GPIO) in the system. If the SE/BTL terminal is normally connected to a headphone socket (as shown in Figure 65), then the GPIO signal must either be taken through an OR gate (see Figure 65) or isolated with a diode (any signal diode) (see Figure 66).



Figure 65. Implementation with an OR Gate





Figure 66. Implementation with a Diode

The OR gate and diode isolate the GPIO terminal from the headphone switch. In these implementations, the headphone switch has priority.

When the amplifier is in mute mode, the output stage continues to be biased. This causes the transition out of mute mode to be very fast with only a short delay (from 100 ms to 500 ms). During power up or the transition out of shutdown mode, a longer delay (from 1 s to 2 s) is required. The exact delay time required is dependent on the values of the external components used with the amplifier (see Figure 67).



Figure 67. Transition Delay Timing

### single-ended operation

In SE mode (see Figure 59 and Figure 60), the load is driven from the primary amplifier output for each channel (OUT+, terminals 22 and 3).

In SE mode the gain is set by the  $R_F$  and  $R_I$  resistors and is shown in equation 11. Since the inverting amplifier is not used to mirror the voltage swing on the load, the factor of 2, from equation 5, is not included.

SE Gain = 
$$-\left(\frac{R_F}{R_I}\right)$$
 (11)

The output coupling capacitor required in single-supply SE mode also places additional constraints on the selection of other components in the amplifier circuit. The rules described earlier still hold with the addition of the following relationship (see equation 12):

$$\frac{1}{\left(C_{\mathsf{B}} \times 25 \text{ k}\Omega\right)} \le \frac{1}{\left(C_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \le \frac{1}{\mathsf{R}_{\mathsf{L}}\mathsf{C}_{\mathsf{C}}} \tag{12}$$

### output coupling capacitor, CC

In the typical single-supply SE configuration, an output coupling capacitor ( $C_C$ ) is required to block the dc bias at the output of the amplifier thus preventing dc currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by equation 14.



The main disadvantage, from a performance standpoint, is the load impedances are typically small, which drives the low-frequency corner higher degrading the bass response. Large values of  $C_C$  are required to pass low frequencies into the load. Consider the example where a  $C_C$  of 330  $\mu F$  is chosen and loads vary from 3  $\Omega$ , 4  $\Omega$ , 8  $\Omega$ , 32  $\Omega$ , 10  $k\Omega$ , to 47  $k\Omega$ . Table 2 summarizes the frequency response characteristics of each configuration.

Table 2. Common Load Impedances Vs Low Frequency Output Characteristics in SE Mode

| RL       | СС     | LOWEST FREQUENCY |
|----------|--------|------------------|
| 3 Ω      | 330 μF | 161 Hz           |
| 4 Ω      | 330 μF | 120 Hz           |
| Ω 8      | 330 μF | 60 Hz            |
| 32 Ω     | 330 μF | 15 Hz            |
| 10,000 Ω | 330 μF | 0.05 Hz          |
| 47,000 Ω | 330 μF | 0.01 Hz          |

As Table 2 indicates, most of the bass response is attenuated into a 4- $\Omega$  load, an 8- $\Omega$  load is adequate, headphone response is good, and drive into line level inputs (a home stereo for example) is exceptional.

### SE/BTL operation

The ability of the TPA0202 to easily switch between BTL and SE modes is one of its most important cost saving features. This feature eliminates the requirement for an additional headphone amplifier in applications where internal stereo speakers are driven in BTL mode but external headphone or speakers must be accommodated. Internal to the TPA0202, two separate amplifiers drive OUT+ and OUT−. The SE/BTL input (terminal 14) controls the operation of the follower amplifier that drives LOUT− and ROUT− (terminals 10 and 15). When SE/BTL is held low, the amplifier is on and the TPA0202 is in the BTL mode. When SE/BTL is held high, the OUT− amplifiers are in a high output impedance state, which configures the TPA0202 as an SE driver from LOUT+ and ROUT+ (terminals 3 and 22). IDD is reduced by approximately one-half in SE mode. Control of the SE/BTL input can be from a logic-level CMOS source or, more typically, from a resistor divider network as shown in Figure 68.



Figure 68. TPA0202 Resistor Divider Network Circuit

Using a readily available 1/8-in. (3.5 mm) stereo headphone jack, the control switch is closed when no plug is inserted. When closed the  $100\text{-k}\Omega/1\text{-k}\Omega$  divider pulls the SE/BTL input low. When a plug is inserted, the  $1\text{-k}\Omega$  resistor is disconnected and the SE/BTL input is pulled high. When the input goes high, the OUT– amplifier is shutdown causing the speaker to mute (virtually open-circuits the speaker). The OUT+ amplifier then drives through the output capacitor (CO) into the headphone jack.

As shown in the full feature application (Figure 63), the input MUX control can be tied to the SE/BTL input. The benefits of doing this are described in the following input MUX operation section.



### Input MUX operation

Working in concert with the SE/BTL feature, the HP/LINE MUX feature gives the audio designer the flexibility of a multichip design in a single IC (see Figure 69). The primary function of the MUX is to allow different gain settings for BTL versus SE mode. Speakers typically require approximately a factor of 10 more gain for similar volume listening levels as compared to headphones. To achieve headphone and speaker listening parity, the resistor values would need to be set as follows:

SE 
$$Gain_{(HP)} = -\left(\frac{R_{F(HP)}}{R_{I(HP)}}\right)$$
 (15)

If, for example  $R_{I(HP)} = 10 \text{ k}\Omega$  and  $R_{F(HP)} = 10 \text{ k}\Omega$  then SE  $Gain_{(HP)} = -1$ 

BTL 
$$Gain_{(LINE)} = -2 \left( \frac{R_{F(LINE)}}{R_{I(LINE)}} \right)$$
 (16)

If, for example  $R_{I(LINE)} = 10 \text{ k}\Omega$  and  $R_{F(LINE)} = 50 \text{ k}\Omega$  then BTL  $Gain_{(LINE)} = -10$ 



Figure 69. TPA0202 Example Input MUX Circuit

Another advantage of using the MUX feature is setting the gain of the headphone channel to –1. This provides the optimum distortion performance into the headphones where clear sound is more important. Refer to the SE/BTL operation section for a description of the headphone jack control circuit.



#### mute and shutdown modes

The TPA0202 employs both a mute and a shutdown mode of operation designed to reduce supply current,  $I_{DD}$ , to the absolute minimum level during periods of nonuse for battery-power conservation. The SHUTDOWN input terminal should be held low during normal operation when the amplifier is in use. Pulling SHUTDOWN high causes the outputs to mute and the amplifier to enter a low-current state,  $I_{DD} = 5 \, \mu A$ . SHUTDOWN or MUTE IN should never be left unconnected because amplifier operation would be unpredictable. Mute mode alone reduces  $I_{DD}$  to 1.5 mA.

**OUTPUT AMPLIFIER STATE** INPUTS† SE/BTL HP/LINE **MUTE IN SHUTDOWN MUTE OUT** INPUT OUTPUT L/R Line BTL Low Low Low Low Low Χ Χ High Χ Mute Χ Χ High High Χ Mute Low High Low Low L/R HP BTL Low L/R Line High Low Low Low Low SE L/R HP High High Low Low SE Low

**Table 3. Shutdown and Mute Mode Functions** 

# using low-ESR capacitors

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

## 5-V versus 3.3-V operation

The TPA0202 operates over a supply range of 3 V to 5.5 V. This data sheet provides full specifications for 5-V and 3.3-V operation, as these are considered to be the two most common standard voltages. There are no special considerations for 3.3-V versus 5-V operation as far as supply bypassing, gain setting, or stability goes. For 3.3-V operation, supply current is reduced from 19 mA (typical) to 13 mA (typical). The most important consideration is that of output power. Each amplifier in TPA0202 can produce a maximum voltage swing of  $V_{DD}-1$  V. This means, for 3.3-V operation, clipping starts to occur when  $V_{O(PP)}=2.3$  V as opposed to  $V_{O(PP)}=4$  V at 5 V. The reduced voltage swing subsequently reduces maximum output power into an 8- $\Omega$  load before distortion becomes significant.

Operation from 3.3-V supplies, as can be shown from the efficiency formula in equation 4, consumes approximately two-thirds the supply power for a given output-power level than operation from 5-V supplies. When the application demands less than 500 mW, 3.3-V operation should be strongly considered, especially in battery-powered applications to improve the efficiency.

<sup>†</sup> Inputs should never be left unconnected.

X = do not care

#### headroom and thermal considerations

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. A typical music CD requires 12 dB to 15 dB of dynamic headroom to pass the loudest portions without distortion as compared with the average power output. From the TPA0202 data sheet, one can see that when the TPA0202 is operating from a 5-V supply into a 3- $\Omega$  speaker that 2 W peaks are available. Converting watts to dB:

$$P_{dB} = 10 Log \left(\frac{P_W}{P_{ref}}\right)$$

$$= 10 Log \left(\frac{2}{1}\right)$$

$$= 3.0 dB$$
(17)

Subtracting the headroom restriction to obtain the average listening level without distortion yields:

$$3.0 \text{ dB} - 15 \text{ dB} = -12 \text{ dB} \text{ (15 dB headroom)}$$
  
 $3.0 \text{ dB} - 12 \text{ dB} = -9 \text{ dB} \text{ (12 dB headroom)}$   
 $3.0 \text{ dB} - 9 \text{ dB} = -6 \text{ dB} \text{ (9 dB headroom)}$   
 $3.0 \text{ dB} - 6 \text{ dB} = -3 \text{ dB} \text{ (6 dB headroom)}$   
 $3.0 \text{ dB} - 3 \text{ dB} = 0 \text{ dB} \text{ (3 dB headroom)}$ 

Converting dB back into watts:

$$P_W = 10^{PdB/10} \times P_{ref}$$
 (18)  
= 63 mW (15 dB headroom)  
= 120 mW (12 dB headroom)  
= 250 mW (9 dB headroom)  
= 500 mW (6 dB headroom)  
= 1000 mW (3 dB headroom)

This is valuable information to consider when attempting to estimate the heat dissipation requirements for the amplifier system. Comparing the absolute worst case, which is 2 W of continuous power output with 0 dB of headroom, against 12 dB and 15 dB applications drastically affects maximum ambient temperature ratings for the system. Using the power dissipation curves for a 5-V,  $3-\Omega$  system, the internal dissipation in the TPA0202 and maximum ambient temperatures is shown in Table 4.



# headroom and thermal considerations (continued)

Table 4. TPA0202 Power Rating, 5-V, 3-Ω, Stereo

| PEAK OUTPUT POWER<br>(W) | AVERAGE OUTPUT POWER | MAXIMUM AMBIENT<br>TEMPERATURE |      |  |  |
|--------------------------|----------------------|--------------------------------|------|--|--|
| 2                        | 2 W                  | 1.7                            | −3°C |  |  |
| 2                        | 1000 mW (3 dB)       | 1.6                            | 6°C  |  |  |
| 2                        | 500 mW (6 dB)        | 1.4                            | 24°C |  |  |
| 2                        | 250 mW (9 dB)        | 1.1                            | 51°C |  |  |
| 2                        | 120 mW (12 dB)       | 0.8                            | 78°C |  |  |
| 2                        | 63 mW (15 dB)        | 0.6                            | 96°C |  |  |

#### **DISSIPATION RATING TABLE**

| PACKAGE          | $T_{\mbox{\scriptsize A}} \leq 25^{\circ} \mbox{\scriptsize C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|------------------|-----------------------------------------------------------------|-----------------|-----------------------|-----------------------|
| PWP <sup>†</sup> | 2.7 W                                                           | 21.8 mW/°C      | 1.7 W                 | 1.4 W                 |
| PWP <sup>‡</sup> | 2.8 W                                                           | 22.1 mW/°C      | 1.8 W                 | 1.4 W                 |

<sup>†</sup> This parameter is measured with the recommended copper heat sink pattern on a 1-layer PCB, 4 in  $^2$  5-in  $\times$  5-in PCB, 1 oz. copper, 2-in  $\times$  2-in coverage.

The maximum ambient temperature depends on the heatsinking ability of the PCB system. Using the 0 CFM and 300 CFM data from the dissipation rating table, the derating factor for the PWP package with 6.9 in<sup>2</sup> of copper area on a multilayer PCB is 22 mW/°C and 54 mW/°C respectively. Converting this to  $\Theta_{JA}$ :

$$\Theta_{\text{JA}} = \frac{1}{\text{Derating}} \tag{19}$$

For 0 CFM:

$$=\frac{1}{0.022}$$
  
= 45°C/W

To calculate maximum ambient temperatures, first consider that the numbers from the dissipation graphs are per channel so the dissipated heat needs to be doubled for two channel operation. Given  $\Theta_{JA}$ , the maximum allowable junction temperature, and the total internal dissipation, the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the TPA0202 is 150 °C. The internal dissipation figures are taken from the Power Dissipation vs Output Power graphs.

<sup>&</sup>lt;sup>‡</sup> This parameter is measured with the recommended copper heat sink pattern on an 8-layer PCB, 6.9 in<sup>2</sup> 1.5-in × 2-in PCB, 1 oz. copper with layers 1, 2, 4, 5, 7, and 8 at 5% coverage (0.9 in<sup>2</sup>) and layers 3 and 6 at 100% coverage (6 in<sup>2</sup>).

# headroom and thermal considerations (continued)

$$T_A Max = T_J Max - \Theta_{JA} P_D$$
 (20)  
= 150 - 45(0.6 × 2) = 96°C (15 dB headroom, 0 CFM)

#### NOTE:

Internal dissipation of 0.6 W is estimated for a 2-W system with 15 dB headroom per channel.

Table 4 shows that for some applications no airflow is required to keep junction temperatures in the specified range. The TPA0202 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Table 4 was calculated for maximum listening volume without distortion. When the output level is reduced the numbers in the table change significantly. Also, using 8- $\Omega$  speakers dramatically increases the thermal performance by increasing amplifier efficiency.

#### junction temperature measurement

Characterizing a PCB layout with respect to thermal impedance is very difficult, as it is usually impossible to know the junction temperature of the IC in question. The TPA0202 terminal 2 (TJ) sources a current proportional to the junction temperature. The circuit internal to TJ is shown in Figure 70.



Figure 70. TJ Terminal Internal Circuit

Connect an ammeter between TJ and ground to measure the current. As the resistors have a tolerance of  $\pm 20\%$ , this measurement must be calibrated on each device. The intent of this function is in characterization of the PCB and end equipment and not a real-time measurement of temperature. Typically a 25°C reading is  $-120~\mu\text{A}$  for a 3.3-V supply and  $-135~\mu\text{A}$  for a 5-V supply. The slope is approximately 0.25  $\mu\text{A}/^{\circ}\text{C}$  for both V<sub>DD</sub> = 3.3 V and V<sub>DD</sub> = 5 V. To reduce quiescent current, do not ground TJ in normal operation. It can be connected to V<sub>DD</sub> or left floating as it has a resistor connected across the base-emitter junction.





# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPA0202PWP       | ACTIVE     | HTSSOP       | PWP                | 24   | 60             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |              | TPA0202                 | Samples |
| TPA0202PWPR      | ACTIVE     | HTSSOP       | PWP                | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |              | TPA0202                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA0202PWPR | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



## \*All dimensions are nominal

|   | Device      | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| I | TPA0202PWPR | HTSSOP              | PWP | 24   | 2000 | 350.0       | 350.0      | 43.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

# **TUBE**



## \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPA0202PWP | PWP          | HTSSOP       | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |

4.4 x 7.6, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G24)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



4206332-42/AO 01/16

# PWP (R-PDSO-G24) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B). Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated