The UCC2751xA-Q1 single-channel high-speed low-side gate driver devices effectively drive
MOSFET and IGBT power switches. With a design that inherently minimizes shoot-through current, the
UCC2751xA-Q1 family of devices sources and sinks high, peak-current pulses into capacitive loads
offering rail-to-rail drive capability and extremely small propagation delay typically 17 ns.
The UCC2751xA-Q1 family of devices provides 4-A source, 4-A sink (symmetrical drive)
peak-drive current capability at VDD = 12 V.
The UCC2751xA-Q1 family of devices operates over a wide VDD range of 4.5 V to 18 V and
wide temperature range of –40°C to 140°C. Internal undervoltage lockout (UVLO) circuitry on VDD pin
holds output low outside VDD operating range. The ability to operate at low voltage levels such as
below 5 V, along with best in class switching characteristics, is especially suited for driving
emerging wide band-gap power switching devices such as GaN power-semiconductor devices.
The input pin threshold of the UCC2751xA-Q1 family of devices is based on CMOS logic
where the threshold voltage is a function of the VDD supply voltage. Typically, the input high
threshold (VIN–H) is 55% VDD and the input low
threshold (VIN–L) is 39% VDD. Wide hysteresis (16%
VDD typically) between the high and low thresholds offers excellent noise
immunity and allows users to introduce delays using RC circuits between the input PWM signal and
the INx pin of the device.
The UCC2751xA-Q1 family of devices also features a floatable enable function on the EN
pin. The EN pin can be left in a no-connect condition, which allows pin-to-pin compatibility
between the UCC2751xA-Q1 family of devices and the TPS2828-Q1 or TPS2829-Q1 device, respectively.
The enable pin threshold is a fixed voltage threshold and does not vary based on
VDD pin bias voltage. Typically, the enable high threshold
(VEN-H) is 2.1 V and the enable low threshold (VEN-L)
is 1.25 V.
The UCC2751xA-Q1 single-channel high-speed low-side gate driver devices effectively drive
MOSFET and IGBT power switches. With a design that inherently minimizes shoot-through current, the
UCC2751xA-Q1 family of devices sources and sinks high, peak-current pulses into capacitive loads
offering rail-to-rail drive capability and extremely small propagation delay typically 17 ns.
The UCC2751xA-Q1 family of devices provides 4-A source, 4-A sink (symmetrical drive)
peak-drive current capability at VDD = 12 V.
The UCC2751xA-Q1 family of devices operates over a wide VDD range of 4.5 V to 18 V and
wide temperature range of –40°C to 140°C. Internal undervoltage lockout (UVLO) circuitry on VDD pin
holds output low outside VDD operating range. The ability to operate at low voltage levels such as
below 5 V, along with best in class switching characteristics, is especially suited for driving
emerging wide band-gap power switching devices such as GaN power-semiconductor devices.
The input pin threshold of the UCC2751xA-Q1 family of devices is based on CMOS logic
where the threshold voltage is a function of the VDD supply voltage. Typically, the input high
threshold (VIN–H) is 55% VDD and the input low
threshold (VIN–L) is 39% VDD. Wide hysteresis (16%
VDD typically) between the high and low thresholds offers excellent noise
immunity and allows users to introduce delays using RC circuits between the input PWM signal and
the INx pin of the device.
The UCC2751xA-Q1 family of devices also features a floatable enable function on the EN
pin. The EN pin can be left in a no-connect condition, which allows pin-to-pin compatibility
between the UCC2751xA-Q1 family of devices and the TPS2828-Q1 or TPS2829-Q1 device, respectively.
The enable pin threshold is a fixed voltage threshold and does not vary based on
VDD pin bias voltage. Typically, the enable high threshold
(VEN-H) is 2.1 V and the enable low threshold (VEN-L)
is 1.25 V.