TPS65192
- 9-Channel Level Shifter Supports 6 × CLK, VST, ODD, and EVEN Signals
- Organized as Two Groups of 7 + 2 Channels
- Separate Positive Supplies (VGHX) for Each Group
- VGHX Levels up to 38V
- VGL Levels Down to -13V
- Panel DISCHARGE Function
- Suitable for 4-Phase and 6-Phase Applications
- Gate Voltage Shaping on Channels 1 to 6
- Supports Single and Multiple Flicker Clocks
- Peak Output Currents greater than 500mA
- 28-Pin 5×5 mm QFN Package
- APPLICATIONS
- LCD Displays Using Gate-in-Panel (GIP) Technology
The TPS65192 is a 9 channel level-shifter intended for use in LCD display applications such as TVs and monitors. The device converts the logic-level signals generated by the Timing Controller (T-CON) to the high-level signals used by the display panel.
The 9 level shifter channels are organized as two groups. Channels 1 through 7 are powered from VGH1 and VGL, and channels 8 and 9 are powered from VGH2 and VGL. Each level-shifter channel features low impedance output stages that achieve fast rise and fall times even when driving the capacitive loading typically present in LCD display applications.
Level shifter channels 1 through 6 support gate voltage shaping, which can be used to improve picture quality by reducing image sticking. Novel decoding logic enables a single flicker clock signal to control gate voltage shaping for all CLK channels without the need for synchronization. The device also supports the use of multiple flicker clocks. The rate of decay is set by an external resistor or resistor network connected to the RE pin.
A tenth level shifter channel specially configured with a comparator input stage allows designers to implement panel discharging during power-down.
Technical documentation
Type | Title | Date | ||
---|---|---|---|---|
* | Data sheet | 9 Channel Level Shifter with Gate Voltage Shaping and Discharge Functions datasheet | 15 Jul 2009 | |
Application note | Understanding Undervoltage Lockout in Power Devices (Rev. A) | 19 Sep 2018 | ||
Selection guide | Power Management Guide 2018 (Rev. R) | 25 Jun 2018 | ||
Application note | TPS6519x Power Dissipation Estimation in Typical Level Shifter Application | 08 Dec 2015 |
Design & development
For additional terms or required resources, click any title below to view the detail page where available.
PSPICE-FOR-TI — PSpice® for TI design and simulation tool
Package | Pins | CAD symbols, footprints & 3D models |
---|---|---|
VQFN (RHD) | 28 | Ultra Librarian |
Ordering & quality
- RoHS
- REACH
- Device marking
- Lead finish/Ball material
- MSL rating/Peak reflow
- MTBF/FIT estimates
- Material content
- Qualification summary
- Ongoing reliability monitoring
- Fab location
- Assembly location
Recommended products may have parameters, evaluation modules or reference designs related to this TI product.
Support & training
TI E2E™ forums with technical support from TI engineers
Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.
If you have questions about quality, packaging or ordering TI products, see TI support.