











TPS2062A, TPS2066A

ZHCSRS2G - JANUARY 2008 - REVISED JUNE 2024

# TPS206xA 双通道限流配电开关

# 1 特性

- 70mΩ 高侧 MOSFET
- 1A 持续电流
- 过热和短路保护
- 精确电流限制

(最小值 1.2A,最大值 2A)

- 工作电压范围: 2.7V 至 5.5V
- 0.6ms 典型上升时间
- 欠压锁定
- 抗尖峰脉冲故障报告 (OCx)
- 上电期间无 OCx 毛刺脉冲
- 1μA 最大待机电源电流
- 双向开关
- 环境温度范围: -40°C 至 85°C
- 内置软启动
- UL 认证 文件号 E169910,单通道和成组通道配

# 2 应用

- 大电容负载
- 短路保护



Enable inputs are active low for all TPS2062A

# 3 说明

TPS206xA 配电开关适用于可能具有高容性负载和发生短路的应用。TPS206xA 系列与 TPS206x 系列之间引脚对 引脚兼容,具有更严格的过流容差。此系列器件包含两个 70mΩ N 沟道 MOSFET 电源开关,适用于需要在单个 封装内包含多个电源开关的配电系统。每个开关由一个逻辑使能输入控制。栅极驱动由一个内部电荷泵提供,此 电荷泵设计用于控制电源开关上升时间和下降时间以最大限度减少开关期间的电流浪涌。电荷泵无需外部组件并 可在低至 2.7V 的电源电压下工作。

当输出负载超过电流限制阈值或出现短路时,每个器件通过切换至恒定电流模式来将输出电流限制在安全水平。 各个通道通过将其相应的 OCx 输出置为有效(低电平有效)来指示是否存在过流情况。在过流或短路事件期间, 过热保护电路会禁用器件,防止对器件造成永久损坏。器件一旦充分冷却,便会自动从热关断状态恢复。该器件 提供欠压锁定功能以禁用器件,直到输入电压上升到 2.0V 以上。TPS206xA 被设计为每通道 1.6A(典型值)的 电流限制。



English Data Sheet: SLVS798



# **Table of Contents**

| a det late                           |    |
|--------------------------------------|----|
| 1 特性                                 |    |
| 2 应用                                 | ′  |
| 3 说明                                 |    |
| 4 Pin Configuration and Functions    |    |
| 5 Specifications                     |    |
| 5.1 Absolute Maximum Ratings         |    |
| 5.2 Recommended Operating Conditions |    |
| 5.3 Thermal Information              | 4  |
| 5.4 Electrical Characteristics       | 4  |
| 5.5 Typical Characteristics          | 6  |
| 6 Parameter Measurement Information  |    |
| 7 Detailed Description               | 13 |
| 7.1 Overview                         |    |
| 7.2 Functional Block Diagram         | 13 |
| 7.3 Overcurrent                      |    |
| 7.4 OCx Response                     | 1  |
| 7.5 Undervoltage Lockout (UVLO)      |    |
| 7.6 Enable ( ENx or ENx)             |    |
| 7.7 Thermal Sense                    | 15 |

| 8 Application information                      | 16 |
|------------------------------------------------|----|
| 8.1 Power-Supply Considerations                | 16 |
| 8.2 Input and Output Capacitance               | 16 |
| 8.3 Power Dissipation and Junction Temperature | 16 |
| 8.4 Universal Serial Bus (USB) Applications    | 17 |
| 8.5 Self-powered and Bus-Powered Hubs          | 17 |
| 8.6 Low-Power Bus-Powered And High-Power Bus-  |    |
| Powered Functions                              | 18 |
| 8.7 USB Power-Distribution Requirements        | 18 |
| 9 Device and Documentation Support             | 19 |
| 9.1 接收文档更新通知                                   | 19 |
| 9.2 支持资源                                       | 19 |
| 9.3 Trademarks                                 | 19 |
| 9.4 静电放电警告                                     | 19 |
| 9.5 术语表                                        | 19 |
| 10 Revision History                            | 19 |
| 11 Mechanical, Packaging, and Orderable        |    |
| Information                                    | 19 |
|                                                |    |



# **4 Pin Configuration and Functions**



TPS2062A/TPS2066A DRB PACKAGE (TOP VIEW)



Enable inputs are active low for all TPS2062A and active high for all TPS2066A

表 4-1. Terminal Functions

|               | TERMINAL |          | I/O |                                                                             |  |
|---------------|----------|----------|-----|-----------------------------------------------------------------------------|--|
| NAME          | TPS2062A | TPS2066A | 1/0 |                                                                             |  |
| EN1           | 3        | _        | I   | Enable input, logic low turns on power switch IN-OUT1                       |  |
| EN2           | 4        | _        | I   | Enable input, logic low turns on power switch IN-OUT2                       |  |
| EN1           | _        | 3        | I   | Enable input, logic high turns on power switch IN-OUT1                      |  |
| EN2           | _        | 4        | I   | Enable input, logic high turns on power switch IN-OUT2                      |  |
| GND           | 1        | 1        |     | Ground                                                                      |  |
| IN            | 2        | 2        | I   | Input voltage                                                               |  |
| OC1           | 8        | 8        | 0   | Channel 1 over-current indicator; the output is open-drain, active low type |  |
| OC2           | 5        | 5        | 0   | Channel 2 over-current indicator; the output is open-drain, active low type |  |
| OUT1          | 7        | 7        | 0   | Power-switch output, IN-OUT1                                                |  |
| OUT2          | 6        | 6        | 0   | Power-switch output, IN-OUT2                                                |  |
| PowerPAD™ (1) | PAD      | PAD      |     | Connect PowerPAD to GND for proper operation (DRB package only)             |  |

(1) The PowePad must be connected externally to GND pin to meet qualifying conditions for CB Certificate (DRB package only)

Product Folder Links: TPS2062A TPS2066A



# 5 Specifications

# 5.1 Absolute Maximum Ratings

over operating temperature range unless otherwise noted(1)(2)

|                  |                                |                               | VALUE              | UNIT |
|------------------|--------------------------------|-------------------------------|--------------------|------|
| VI               | Input voltage range IN         |                               | - 0.3 to 6         | V    |
| Vo               | Output voltage range           | OUTx                          | - 0.3 to 6         | V    |
| Vı               | Input voltage range            | ENx, ENx                      | - 0.3 to 6         | V    |
| VI               | Voltage range                  | OCx                           | - 0.3 to 6         | V    |
| Io               | Continuous output current      | OUTx                          | Internally limited |      |
| TJ               | Operating junction temperature | range                         | - 40 to 125        | °C   |
| T <sub>stg</sub> | Storage temperature range      | - 65 to 150                   | °C                 |      |
| ESD              | Electrostatic discharge        | Human body model MIL-STD-883C | 2                  | kV   |
|                  | protection                     | Charge device model (CDM)     | 500                | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **5.2 Recommended Operating Conditions**

|                |                                        | MIN  | MAX | UNIT |
|----------------|----------------------------------------|------|-----|------|
| Vı             | Input voltage, IN                      | 2.7  | 5.5 | V    |
| •              | Input voltage, ENx, ENx                | 0    | 5.5 | V    |
| Io             | Continuous output current, OUTx        | 0    | 1   | Α    |
| T <sub>J</sub> | Operating virtual junction temperature | - 40 | 125 | °C   |

#### 5.3 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC)<br>8 PINS | DRB<br>(SON)<br>8 PINS | UNIT    |
|------------------------|----------------------------------------------|-----------------------|------------------------|---------|
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 119.3                 | 47.5                   |         |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 67.6                  | 53                     |         |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 59.6                  | 14.2                   | °C/14/° |
| ψ ЈТ                   | Junction-to-top characterization parameter   | 20.3                  | 1.2                    | °C/W°   |
| ψ ЈВ                   | Junction-to-board characterization parameter | 59.1                  | 14.2                   |         |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                   | 7.3                    |         |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 5.4 Electrical Characteristics

over recommended operating junction temperature range,  $V_I = 5.5 \text{ V}$ ,  $I_O = 1 \text{ A}$ ,  $V_{/ENx} = 0 \text{ V}$  (TPS2062A) or  $V_{ENx} = 5.5 \text{ V}$  (unless otherwise noted)

|                     | PARAMETER                               | TEST CONDITIONS(1) |                                 |  | TYP | MAX | UNIT |
|---------------------|-----------------------------------------|--------------------|---------------------------------|--|-----|-----|------|
| POWER SWITC         | Н                                       |                    |                                 |  |     |     |      |
|                     |                                         |                    | T <sub>J</sub> = 25°C           |  | 70  | 100 |      |
| r <sub>DS(on)</sub> | Static drain-source on-state resistance | , , ,              | - 40°C ≤ T <sub>J</sub> ≤ 125°C |  |     | 135 | mΩ   |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS2062A TPS2066A* 

English Data Sheet: SLVS798

<sup>(2)</sup> All voltages are with respect to GND.



# 5.4 Electrical Characteristics (续)

over recommended operating junction temperature range,  $V_I = 5.5 \text{ V}$ ,  $I_O = 1 \text{ A}$ ,  $V_{IENx} = 0 \text{ V}$  (TPS2062A) or  $V_{ENx} = 5.5 \text{ V}$  (unless otherwise noted)

|                                | PARAMETER                                |                                                 | TEST CONDITION                                   | S <sup>(1)</sup>                                                                  | MIN               | TYP | MAX  | UNIT       |
|--------------------------------|------------------------------------------|-------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|-------------------|-----|------|------------|
|                                | 5                                        | V <sub>I</sub> = 5.5 V                          |                                                  |                                                                                   |                   | 0.6 | 1.5  |            |
| t <sub>r</sub>                 | Rise time, output                        | V <sub>I</sub> = 2.7 V                          | C <sub>L</sub> = 1 μ F,                          |                                                                                   |                   | 0.4 | 1    |            |
|                                |                                          | V <sub>I</sub> = 5.5 V                          | $R_L = 5 \Omega$ , $T_J = 25$ °C                 |                                                                                   | 0.05              |     | 0.5  | ms         |
| t <sub>f</sub>                 | Fall time, output                        | V <sub>I</sub> = 2.7 V                          |                                                  |                                                                                   | 0.05              |     | 0.5  |            |
| ENABLE II                      | NPUT EN OR EN                            |                                                 |                                                  |                                                                                   |                   |     |      |            |
| V <sub>IH</sub>                | High-level input voltage                 |                                                 |                                                  |                                                                                   | 2                 |     |      |            |
| V <sub>IL</sub>                | Low-level input voltage                  | $2.7 \text{ V} \leq \text{V}_{\text{I}} \leq 5$ | 5.5 V                                            |                                                                                   |                   |     | 0.8  | V          |
| Iı                             | Input current                            |                                                 |                                                  |                                                                                   | -0.5              |     | 0.5  | μ <b>A</b> |
| t <sub>on</sub>                | Turnon time                              |                                                 |                                                  |                                                                                   |                   |     | 3    |            |
| t <sub>off</sub>               | Turnoff time                             | C <sub>L</sub> = 100 μF, F                      | $R_L = 5 \Omega$                                 |                                                                                   |                   |     | 3    | ms         |
| CURRENT                        | LIMIT                                    |                                                 |                                                  |                                                                                   |                   |     |      |            |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             | 1.2               | 1.6 | 2.0  |            |
| Ios                            | Short-circuit output current per channel |                                                 | connected to GND, into short-circuit             | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   | 1.1               | 1.6 | 2.1  | Α          |
| I <sub>OC</sub> <sup>(2)</sup> | Overcurrent trip threshold               | V <sub>IN</sub> = 5 V                           |                                                  | TPS2062ADRB,<br>TPS2066AD,<br>TPS2066ADRB                                         | I <sub>OS</sub>   | 2.1 | 2.45 | Α          |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             | 2.4               | 3.2 | 4.0  |            |
| I <sub>OS_G</sub>              | Ganged short-circuit output current      |                                                 | & OUT2 connected to<br>nabled into short-circuit | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   | 2.2               | 3.2 | 4.2  | А          |
| I <sub>OC_G</sub> (2)          | Ganged overcurrent trip threshold        | V <sub>I</sub> = 5 V, OUT1                      | & OUT2 tied together                             | TPS2062ADRB,<br>TPS2066AD,<br>TPS2066ADRB                                         | I <sub>OS_G</sub> | 4.2 | 4.9  | ,,         |
| SUPPLY C                       | URRENT (All devices excluding TPS2062Al  | D)                                              |                                                  |                                                                                   |                   |     |      |            |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             |                   | 0.5 | 1    |            |
| I <sub>IL</sub>                | Supply current, device disabled          | No load on OU                                   | Т                                                | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   |                   | 0.5 | 5    | μА         |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             |                   | 50  | 60   |            |
| I <sub>IH</sub>                | Supply current, device enabled           | No load on OU                                   | Т                                                | $-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant 125^{\circ}\text{C}$ |                   | 50  | 75   | μА         |
| I <sub>lkg</sub>               | Leakage current, device disabled         | OUT connected                                   | d to ground                                      | $-40^{\circ}\text{C} \leqslant \text{T}_{\text{J}} \leqslant 125^{\circ}\text{C}$ |                   | 1   |      | μ <b>А</b> |
| Reverse lea                    | akage current                            | V <sub>O</sub> = 5.5 V, V <sub>I</sub> =        | = 0 V                                            | T <sub>J</sub> = 25°C                                                             |                   | 0.2 |      | μA         |
| SUPPLY C                       | URRENT (TPS2062AD)                       | 1                                               |                                                  | 1                                                                                 |                   |     |      |            |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             |                   | 0.5 | 1    |            |
| I <sub>IL</sub>                | Supply current, device disabled          | No load on OU                                   | Т                                                | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   |                   | 0.5 | 5    | μА         |
|                                |                                          |                                                 |                                                  | T <sub>J</sub> = 25°C                                                             |                   | 95  | 120  |            |
| l <sub>IH</sub>                | Supply current, device enabled           | No load on OU                                   | Т                                                | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   |                   | 95  | 120  | μ <b>A</b> |
| I <sub>lkg</sub>               | Leakage current, device disabled         | OUT connected                                   | d to ground                                      | - 40°C ≤ T <sub>J</sub> ≤ 125°C                                                   |                   | 1   |      | μ <b>A</b> |
| Reverse lea                    | akage current                            | V <sub>O</sub> = 5.5 V, V <sub>I</sub> =        | = 0 V                                            | T <sub>J</sub> = 25°C                                                             |                   | 0.2 |      | μА         |
| UNDERVO                        | LTAGE LOCKOUT (All devices excluding T   | PS2062AD)                                       |                                                  | ·                                                                                 | 1                 |     |      |            |
|                                | Low-level input voltage, IN              | V <sub>I</sub> rising                           |                                                  |                                                                                   | 2                 |     | 2.5  | V          |
|                                | Hysteresis, IN                           | V <sub>I</sub> falling                          |                                                  |                                                                                   |                   | 75  |      | mV         |
| UNDERVO                        | LTAGE LOCKOUT (TPS2062AD)                | 1                                               |                                                  |                                                                                   |                   |     |      |            |
|                                | Low-level input voltage, IN              | V <sub>I</sub> rising                           |                                                  |                                                                                   | 2                 |     | 2.6  | V          |
|                                | Hysteresis, IN                           | V <sub>I</sub> falling                          |                                                  |                                                                                   |                   | 75  |      | mV         |
| OVERCUR                        | RENT FLAG                                |                                                 |                                                  |                                                                                   |                   |     |      |            |

提交文档反馈

5

# 5.4 Electrical Characteristics (续)

over recommended operating junction temperature range,  $V_I = 5.5 \text{ V}$ ,  $I_O = 1 \text{ A}$ ,  $V_{/ENx} = 0 \text{ V}$  (TPS2062A) or  $V_{ENx} = 5.5 \text{ V}$  (unless otherwise noted)

|                                | PARAMETER              | TEST CONDITIONS <sup>(1)</sup>     | MIN | TYP | MAX | UNIT |
|--------------------------------|------------------------|------------------------------------|-----|-----|-----|------|
| V <sub>OL</sub>                | Output low voltage, OC | I <sub>/OCx</sub> = 5 mA           |     |     | 0.4 | V    |
|                                | Off-state current      | V <sub>/OCx</sub> = 5.0 V or 3.3 V |     |     | 1   | μА   |
|                                | OC deglitch            | OCx assertion or de-assertion      | 4   | 8   | 15  | ms   |
| THERM                          | THERMAL SHUTDOWN(3)    |                                    |     |     |     |      |
| Therma                         | l shutdown threshold   |                                    | 135 |     |     | °C   |
| Recovery from thermal shutdown |                        |                                    | 125 |     |     | °C   |
| Hysteresis                     |                        |                                    |     | 10  |     | °C   |

- (1) Pulsed load testing used to maintain junction temperature close to ambient
- (2) TPS2062AD does not have an overcurrent trip threshold. The current limit is defined by I<sub>OS</sub>. See 节 7.3 for more details.
- (3) The thermal shutdown only reacts under overcurrent conditions.

# **5.5 Typical Characteristics**



图 5-1. Turnon Time vs Input Voltage



图 5-2. Turnoff Time vs Input Voltage

提交文档反馈

Copyright © 2024 Texas Instruments Incorporated



# **5.5 Typical Characteristics (continued)**



图 5-3. Rise Time vs Input Voltage



图 5-5. TPS2062A, TPS2066A Supply Current, Output Enabled vs Junction Temperature



图 5-4. Fall Time vs Input Voltage



图 5-6. TPS2062A, TPS2066A Supply Current, Output Disabled vs Junction Temperature

1



# 5.5 Typical Characteristics (continued)



图 5-7. Static Drain-Source On-State Resistance vs Junction Temperature



图 5-9. Threshold Trip Current vs Input Voltage



图 5-8. Short-Circuit Output Current vs Junction Temperature



图 5-10. Undervoltage Lockout vs Junction Temperature

提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

# **5.5 Typical Characteristics (continued)**



图 5-11. Current-Limit Response vs Peak Current



# **6 Parameter Measurement Information**









**VOLTAGE WAVEFORMS** 

图 6-1. Test Circuit and Voltage Waveforms





图 6-2. Turnon Delay and Rise Time With 1- μ F Load

图 6-3. Turnoff Delay and Fall Time With 1-  $\mu$  F Load

提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: TPS2062A TPS2066A

10



图 6-4. Turnon Delay and Rise Time With 100- μ F Load



图 6-6. Short-Circuit Current, Device Enabled Into Short



图 6-5. Turnoff Delay and Fall Time With 100- μ F Load



图 6-7. Inrush Current With Different Load Capacitance







图 6-8. 2- $\Omega$  Load Connected to Enabled Device

图 6-9. 1- $\Omega$  Load Connected to Enabled Device



# 7 Detailed Description

表 7-1. Package Information

|                   |                | RECOMMENDED                | TYPICAL<br>SHORT-CIRCUIT<br>LIMIT | PACKAGE <sup>(1)</sup> |           |                |           |  |
|-------------------|----------------|----------------------------|-----------------------------------|------------------------|-----------|----------------|-----------|--|
| T <sub>A</sub>    | ENABLE         | MAXIMUM<br>CONTINUOUS LOAD |                                   | D-8<br>(SOIC)          |           | DRB-8<br>(SON) |           |  |
|                   |                | CURRENT                    |                                   | PART #                 | STATUS    | PART #         | STATUS    |  |
| 40°C to           | Active low     |                            | 1.6 A                             | TPS2062AD              | AVAILABLE | TPS2062ADRB    | AVAILABLE |  |
| - 40°C to<br>85°C | Active<br>high | 1 A                        |                                   | TPS2066AD              | AVAILABLE | TPS2066ADRB    | AVAILABLE |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### 7.1 Overview

The devices are current-limited, power distribution switches using N-channel MOSFETs for applications where short-circuits or heavy capacitive loads are encountered. These devices have a minimum fixed current-limit threshold above 1.1A allowing for continuous operation up to 1A per channel. Overtemperature protection is an additional device shutdown feature. Each device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFETs. The charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7V and requires little supply current. The driver controls the gate voltage of the power switch. The driver incorporates circuitry that controls the rise and fall times of the output voltage to provide "soft-start" and to limit large current and voltage surges.

#### 7.2 Functional Block Diagram



- A. Current sense
- B. Active low ( ENx) for TPS2062A. Active high (ENx) for TPS2066A.

English Data Sheet: SLVS798

#### 7.3 Overcurrent

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

There are two kinds of current limit profiles for the TPS206xA devices.

The TPS2062ADRB, TPS2066ADRB, and TPS2066AD have an output I vs V characteristic similar to the plot labeled **Current Limit with Peaking** in  $\boxed{8}$  7-1. This type of limiting can be characterized by two parameters, the overcurrent trip threshold ( $I_{OC}$ ), and the short-circuit output current threshold ( $I_{OS}$ ).

The TPS2062AD has an output I vs V characteristic similar to the plot labeled **Flat Current Limit** in  $\boxtimes$  7-1. This type of limiting can be characterized by one parameters, the short circuit current ( $I_{OS}$ ).



图 7-1. Current Limit Profiles

#### 7.3.1 Overcurrent Conditions (TPS2062ADRB, TPS2066ADRB, and TPS2066AD)

Three possible overload conditions can occur for the TPS2062ADRB, TPS2066ADRB, and TPS2066AD. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied (see § 6-6 through § 6-9). The TPS2062ADRB, TPS2066ADRB, and TPS2066AD senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold  $(I_{OC})$ ), the device switches into constant-current mode and current is limited at the short-circuit output current threshold  $(I_{OS})$ .

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the overcurrent trip threshold ( $I_{OC}$ ) is reached or until the thermal limit of the device is exceeded. The TPS2062ADRB, TPS2066ADRB, and TPS2066AD are capable of delivering current up to the current-limit threshold without damaging the device. Once the overcurrent trip threshold ( $I_{OC}$ ) has been reached, the device switches into its constant-current mode current is limited at the short-circuit output current threshold ( $I_{OS}$ ).

#### 7.3.2 Overcurrent Conditions (TPS2062AD)

Three possible overload conditions can occur for the TPS2062AD. In the first condition, the output has been shorted before the device is enabled or before  $V_{I(IN)}$  has been applied. The TPS2062AD senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react. After the short-circuit output current threshold  $(I_{OS})$  is reached, the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. After the short-circuit output current threshold ( $I_{OS}$ ) is reached, the device switches into constant-current mode.

Copyright © 2024 Texas Instruments Incorporated

English Data Sheet: SLVS798



## 7.4 OCx Response

Each  $\overline{OCx}$  open-drain output is asserted (active low) during an overcurrent or overtemperature condition on that channel. The output remains asserted until the fault condition is removed. The TPS206xA eliminates false  $\overline{OCx}$  reporting by using internal delay circuitry after entering or leaving an overcurrent condition. This "deglitch" time is approximately 8-ms and ensures that  $\overline{OCx}$  is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. Overtemperature conditions are not deglitched and assert and de-assert the  $\overline{OCx}$  signal immediately.

#### 7.5 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop from large current surges.

#### 7.6 Enable ( ENx or ENx)

The logic enable controls the power switch, bias for the charge pump, driver, and other circuits to reduce the supply current. The supply current is reduced to less than 5  $\mu$ A when a logic high is present on  $\overline{\text{ENx}}$ , or when a logic low is present on ENx. A logic low input on  $\overline{\text{ENx}}$  or a logic high input on ENx enables the driver, control circuits, and power switch for that channel.

#### 7.7 Thermal Sense

The TPS206xA monitors the operating temperature of both power distribution switches with individual thermal sensors. The junction temperature of each channel rises during an overcurrent or short-circuit condition. When the die temperature of a particular channel rises above a minimum of  $135^{\circ}$ C in an overcurrent condition, the internal thermal sense circuitry disables the individual channel in overtemperature to prevent damage. Hysteresis is built into the thermal sensor and re-enables the power switch individually after it has cooled approximately  $10^{\circ}$ C. The power switch cycles on and off until the fault is removed. This topology allows one channel to continue normal operation even if the other channel is in an overtemperature condition. The opendrain overcurrent flag ( $\overline{OCx}$ ) is asserted (active low) corresponding to the channel that is in an overtemperature or overcurrent condition.

Product Folder Links: TPS2062A TPS2066A

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

15

近义义归汉顷

# 8 Application Information

# 8.1 Power-Supply Considerations



图 8-1. Typical Application

#### 8.2 Input and Output Capacitance

Input and output capacitance improve the performance of the device; the actual capacitance must be optimized for the particular application. For all applications, a 0.01  $\,\mu$ F to 0.1  $\,\mu$ F ceramic bypass capacitor between IN and GND is recommended and must be placed as close to the device as possible for local noise de-coupling. This precaution reduces ringing on the input due to power-supply transients . Additional input capacitance may be needed on the input to reduce voltage overshoot from exceeding the absolute maximum voltage of the device during heavy transients.

Placing a high-value electrolytic capacitor on the output pin is recommended when the output load is heavy. Additionally, bypassing the output with a 0.01  $\,\mu$ F to 0.1  $\,\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients.

#### 8.3 Power Dissipation and Junction Temperature

The low on-resistance of the N-channel MOSFETs allows the small surface-mount packages to pass large currents. It is good design practice to check power dissipation to ensure that the junction temperature of the device is within the recommended operating conditions. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis.

The following procedure shows how to approximate the junction temperature rise due to power dissipation in a single channel. The TPS2062A/66A devices contain two channels, so the total device power must sum the power in each power switch.

Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. Use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from the typical characteristics graph as an initial estimate. Power dissipation is calculated by:

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

$$P_T = 2 \times P_D$$

Where:

P<sub>D</sub> = Power dissipation/channel (W)

 $P_T$  = Total power dissipation for both channels (W)

 $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )

 $I_{OUT}$  = Maximum current-limit threshold (A)

Finally, calculate the junction temperature:

 $T_J = P_T \times R_{\odot JA} + T_A$ 

Where:

 $T_A$ = Ambient temperature °C

R<sub>⊕JA</sub> = Thermal resistance (°C/W)

 $P_T$  = Total power dissipation (W)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined" r<sub>DS(on)</sub> from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance R , JA, and thermal resistance is highly dependent on the individual package and board layout. The "Dissipation Rating Table" at the beginning of this document provides example thermal resistances for specific packages and board layouts.

#### 8.4 Universal Serial Bus (USB) Applications

One application for this device is for current-limiting in universal serial bus (USB) applications. The original USB interface was a 12-Mb/s or 1.5-Mb/s, multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (for example, keyboards, printers, scanners, and mice). As the demand for more bandwidth increased, the USB 2.0 standard was introduced increasing the maximum data rate to 480-Mb/s. The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply. The USB specification classifies two different classes of devices depending on its maximum current draw. A device classified as low-power can draw up to 100 mA as defined by the standard. A device classified as high-power can draw up to 500 mA. It is important that the minimum current limit threshold of the current-limiting power switch exceed the maximum current limit draw of the intended application. The latest USB standard must always be referenced when considering the current-limit threshold.

The USB specification defines two types of devices as hubs and functions. A USB hub is a device that contains multiple ports for different USB devices to connect and can be self-powered (SPH) or bus-powered (BPH). A function is a USB device that is able to transmit or receive data or control information over the bus. A USB function can be embedded in a USB hub. A USB function can be one of three types included in the list below.

- Low-power, bus-powered function
- High-power, bus-powered function
- Self-powered function

SPHs and BPHs distribute data and power to downstream functions. The TPS206x6A has higher current capability than required for a single USB port allowing it to power multiple downstream ports.

# 8.5 Self-powered and Bus-Powered Hubs

A SPH has a local power supply that powers embedded functions and downstream ports. This power supply must provide between 4.75 V to 5.25 V to downstream facing devices under full-load and no-load conditions. SPHs are required to have current-limit protection and must report overcurrent conditions to the USB controller. Typical SPHs are desktop PCs, monitors, printers, and stand-alone hubs.

Product Folder Links: TPS2062A TPS2066A

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

17

English Data Sheet: SLVS798

A BPH obtains all power from an upstream port and often contains an embedded function. The hubs must power up with less than 100 mA. The BPH usually has one embedded function, and power is always available to the controller of the hub. If the embedded function and hub require more than 100 mA on power up, the power to the embedded function may need to be kept off until enumeration is completed. This is accomplished by removing power or by shutting off the clock to the embedded function. Power switching the embedded function is not necessary if the aggregate power draw for the function and controller is less than 100 mA. The total current drawn by the bus-powered device is the sum of the current to the controller, the embedded function, and the downstream ports, and it is limited to 500 mA from an upstream port.

#### 8.6 Low-Power Bus-Powered And High-Power Bus-Powered Functions

Both low-power and high-power bus-powered functions obtain all power from upstream ports. Low-power functions always draw less than 100 mA; high-power functions must draw less than 100 mA at power up and can draw up to 500 mA after enumeration. If the load of the function is more than the parallel combination of 44  $\Omega$  and 10  $\mu$  F at power up, the device must implement inrush current limiting.

# 8.7 USB Power-Distribution Requirements

USB can be implemented in several ways regardless of the type of USB device being developed. Several power-distribution features must be implemented.

- SPHs must:
  - Current-limit downstream ports
  - Report overcurrent conditions
- BPHs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current ( $<44 \Omega$  and 10  $\mu$  F)
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA</li>

The feature set of the TPS2062A/66A meets each of these requirements. The integrated current-limiting and overcurrent reporting is required by self-powered hubs. The logic-level enable and controlled rise times meet the need of both input and output ports on bus-powered hubs and the input ports for bus-powered functions.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS2062A TPS2066A* 

# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## 9.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 9.2 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。

#### 9.3 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 9.4 静申放申警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。

#### 9.5 术语表

TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

#### 10 Revision History

注:以前版本的页码可能与当前版本的页码不同

| CI | nanges from Revision F (November 2008) to Revision G (June 2024)                            | Page |
|----|---------------------------------------------------------------------------------------------|------|
| •  | 通篇更新了表格、图和交叉参考的编号格式                                                                         | 1    |
| •  | 删除了"功耗额定值"表                                                                                 | 1    |
| •  | Updated 表 4-1 footnote about PowerPad                                                       | 3    |
| •  | Added 节 5.3                                                                                 | 4    |
| •  | Updated max UVLO for TPS2062A                                                               | 4    |
| •  | Updated max Supply current, high-level output values for TPS2062A                           | 4    |
| •  | Updated Overcurrent trip threshold to apply only to TPS2062ADRB, TPS2066ADRB, and TPS2066AD | 4    |
| •  | Updated 节 7.3                                                                               | 14   |
| •  | Added 节 7.3.1                                                                               | 14   |
| •  | Added 节 7.3.2                                                                               | 14   |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS2062A TPS2066A

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

19

www.ti.com 4-Sep-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS2062AD        | ACTIVE   | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2062A                   | Samples |
| TPS2062ADR       | ACTIVE   | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2062A                   | Samples |
| TPS2062ADRBR     | ACTIVE   | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2062                    | Samples |
| TPS2062ADRBT     | ACTIVE   | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2062                    | Samples |
| TPS2066AD        | OBSOLETE | SOIC         | D                  | 8    |                | TBD          | Call TI                       | Call TI            | -40 to 125   | 2066A                   |         |
| TPS2066ADRBR     | OBSOLETE | SON          | DRB                | 8    |                | TBD          | Call TI                       | Call TI            | -40 to 125   | 2066                    |         |
| TPS2066ADRBT     | OBSOLETE | SON          | DRB                | 8    |                | TBD          | Call TI                       | Call TI            | -40 to 125   | 2066                    |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 4-Sep-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 31-Oct-2023

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2062ADR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2062ADRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2062ADRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2066ADR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS2066ADRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS2066ADRBT | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |



www.ti.com 31-Oct-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2062ADR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2062ADRBR | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TPS2062ADRBT | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TPS2066ADR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TPS2066ADRBR | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TPS2066ADRBT | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2023

## **TUBE**



#### \*All dimensions are nominal

|   | Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| Ī | TPS2062AD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |  |
|   | TPS2066AD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司