



■ [Order](http://www.ti.com.cn/product/cn/DS92LV040A?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now





ZHCSHA7E –JANUARY 2001–REVISED JANUARY 2018

# **DS92LV040A 4** 通道总线 **LVDS** 收发器

**Technical [Documents](http://www.ti.com.cn/product/cn/DS92LV040A?dcmp=dsproject&hqs=td&#doctype2)**  Tools & **[Software](http://www.ti.com.cn/product/cn/DS92LV040A?dcmp=dsproject&hqs=sw&#desKit)** 

# <span id="page-0-1"></span>**1** 特性

- <span id="page-0-4"></span>总线 LVDS 信令
- 传播延迟: 驱动器最大值为 2.3 ns, 接收器最大值 为 3.2 ns
- 低功耗 CMOS 设计
- 驱动器 100% 转换时间典型值为 1 ns, 接收器典型 值为 1.3 ns
- 高信号传输速率功能(155 Mbps 以上)
- •

 $V_{\text{ID}}$  0.1 V 至 2.3 V 共模范围 = 200 mV

- 70 mV 接收器灵敏度
- <span id="page-0-0"></span>• 支持打开和终止端口引脚故障保护
- 3.3 V 运行电压
- 无毛刺加电/断电(已禁用驱动器和接收器)
- 每总线 LVDS 负载的轻型总线负载(典型值 5 pF)
- 平衡输出阻抗
- 44 引脚 WQFN 封装中提供的产品
- 断电时高阻抗总线引脚  $(V_{CC} = 0 V)$
- <span id="page-0-2"></span>**2** 应用

专为双终端设计 应用

# <span id="page-0-3"></span>**3** 说明

DS92LV040A 属于总线 LVDS 收发器系列产品,专用 于高速、低功耗背板或电缆接口。器件由 3.3 V 单电源 供电运行,并包括四个差动线路驱动器和四个接收器。 要将总线负载降至最低,驱动器输出端和接收器输入端 需进行内部连接。此外,该器件还具备 一只 直通式外 引脚,以支持短接线柱在其引脚和连接器之间轻松实现 PCB 路由。

驱动器可将 3 V LVTTL 电平(单端)转换为差动总线 LVDS (BLVDS) 输出电平。该功能可以在支持高速运 行的同时将功耗降至最低并降低 EMI。此外,该差动 信令可提供大于 ±1 V 的共模噪声抑制。

Support & **[Community](http://www.ti.com.cn/product/cn/DS92LV040A?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

接收器阈值小于 +0/70 mV。接收器可将差动总线 LVDS 转换为标准 (LVTTL/LVCMOS) 电平。(请参阅 [应用信息](#page-10-0) 部分了解详细信息。)

### **Device Information[\(1\)](#page-0-0)**



(1) 要了解所有可用封装,请参阅数据表末尾的可订购产品附录。



# 简化功能图



# 目录





# <span id="page-1-0"></span>**4** 修订历史记录

注:之前版本的页码可能与当前版本有所不同。



### **Changes from Revision C (April 2013) to Revision D Page**

• Changed layout of National Data Sheet to TI format ............................................................................................................. [3](#page-2-1)





# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



### **Pin Functions**

<span id="page-2-1"></span>

# <span id="page-3-0"></span>**6 Specifications**

# <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>ccr<sup>(3)</sup>

<span id="page-3-5"></span>

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified except  $V_{OD}$ ,  $\Delta V_{OD}$  and  $V_{ID}$ .

# <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) All typicals are given for V<sub>CC</sub> = +3.3 V and T<sub>A</sub> = +25°C, unless otherwise stated.<br>(2) ESD Rating: HBM (1.5 kΩ, 100 pF) > 4 kV EIAJ (0 Ω, 200 pF) > 250.

 $(3)$  JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.<br>(4) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control proces

(4) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Generator waveforms for all tests unless otherwise specified: f = 25 MHz,  $Z_O$  = 50 Ω, t<sub>r</sub>, t<sub>f</sub> = <1 ns (0%–100%). To ensure fastest propagation delay and minimum skew, data input edge rates should be equal to or faster than 1 ns/V; control signals equal to or faster than 3 ns/V. In general, the faster the input edge rate, the better the AC performance.

# <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/cn/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

(2) Package must be mounted to pc board in accordance with AN-1187 [\(SNOA401](http://www.ti.com/cn/lit/pdf/SNOA401)) to achieve thermals.



# <span id="page-4-0"></span>**6.5 DC Electrical Characteristics(1)**

Over recommended operating supply voltage and temperature ranges unless otherwise specified.<sup>(2)(3)</sup>



(1) The DS92LV040A functions within datasheet specification when a resistive load is applied to the driver outputs.

(2) All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified except V<sub>OD</sub>,  $\Delta\mathsf{V}_{\mathsf{OD}}$  and V<sub>ID</sub>.

(3) All typicals are given for  $V_{CC}$  = +3.3 V and  $T_A$  = +25°C, unless otherwise stated.

(4) V<sub>OH</sub> fail-safe terminated test performed with 27 Ω connected between RI+ and RI− inputs. No external voltage is applied.

(5) Propagation delays, transition times, and receiver threshold are ensured by design and characterization.

**RUMENTS** 

### <span id="page-5-0"></span>**6.6 AC Electrical Characteristics**

Over recommended operating supply voltage and temperature ranges unless otherwise specified.<sup>(1)</sup>



(1) Generator waveforms for all tests unless otherwise specified:  $f = 25$  MHz,  $Z_O = 50 \Omega$ ,  $t_r$ ,  $t_f = <1$  ns (0%–100%). To ensure fastest propagation delay and minimum skew, data input edge rates should be equal to or faster than 1 ns/V; control signals equal to or faster than 3ns/V. In general, the faster the input edge rate, the better the AC performance.

 $(2)$  C<sub>1</sub> includes probe and fixture capacitance.

(3) Propagation delays, transition times, and receiver threshold are ensured by design and characterization.<br>(4) t<sub>SKD1</sub> |t<sub>PHLD</sub>-t<sub>PLHD</sub>| is the worst case pulse skew (measure of duty cycle) over recommended operation co

 $(4)$  tskp1 |te<sub>HLD</sub>–t<sub>PLHD</sub>| is the worst case pulse skew (measure of duty cycle) over recommended operation conditions.<br>(5) Chip to Chip skew is the difference in differential propagation delay between any channels of a

(5) Chip to Chip skew is the difference in differential propagation delay between any channels of any devices, either edge.

# <span id="page-5-1"></span>**7 Parameter Measurement Information**

### <span id="page-5-3"></span><span id="page-5-2"></span>**7.1 Test Circuits and Timing Waveforms**



图 **1. Differential Driver DC Test Circuit**



# **Test Circuits and Timing Waveforms (**接下页**)**



<span id="page-6-0"></span>图 **2. Differential Driver Propagation Delay and Transition Time Test Circuit**



### <span id="page-6-1"></span>图 **3. Differential Driver Propagation Delay and Transition Time Waveforms**



图 **4. Driver TRI-STATE Delay Test Circuit**

<span id="page-6-3"></span><span id="page-6-2"></span>





# <span id="page-7-0"></span>**Test Circuits and Timing Waveforms (**接下页**)**



图 **6. Receiver Propagation Delay and Transition Time Test Circuit**



<span id="page-7-1"></span>图 **7. Receiver Propagation Delay and Transition Time Waveforms**





<span id="page-7-3"></span><span id="page-7-2"></span>

图 **9. Receiver TRI-STATE Delay Waveforms**



# <span id="page-8-0"></span>**8 Detailed Description**

### <span id="page-8-1"></span>**8.1 Overview**

BLVDS drivers and receivers are intended to be used in a differential backplane configuration. Transceivers or receivers are connected to the driver through a balanced media such as differential PCB traces. Typically, the characteristic differential impedance of the media ( $Z_0$ ) is in the range of 50 Ω to 100 Ω. Two termination resistors of  $Z<sub>O</sub>$  Ω each are placed at the ends of the transmission line backplane. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. The effects of mid-stream connector(s), cable stub(s), and other impedance discontinuity as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

### <span id="page-8-2"></span>**8.2 Functional Block Diagram**



### <span id="page-8-3"></span>**8.3 Feature Description**

The DS92LV040A differential line driver is a balanced current mode design. A current mode driver, generally speaking has a high output impedance (100  $\Omega$ ) and supplies a reasonably constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). The current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state.



# **Feature Description (**接下页**)**

The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most case between 20 MHz–50 MHz. This is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static ICC requirements of the ECL/PECL designs. LVDS requires 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers. The TRI-STATE function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required.

## <span id="page-9-0"></span>**8.4 Device Functional Modes**





### 表 **2. Transmitter Mode**



### 表 **3. Receiver Mode**





# <span id="page-10-1"></span>**9 Application and Implementation**

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-10-0"></span>**9.1 Application Information**

The DS92LV040A is a Bus LVDS transceiver intended to be used in a differential backplane configuration. Transceivers or receivers are connected to the driver through a balanced media such as differential PCB traces. Typically, the characteristic differential impedance of the media (Z<sub>O</sub>) is in the range of 50 Ω to 100 Ω. Two termination resistors of  $Z_0$  Ω each are placed at the ends of the transmission line backplane. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. The effects of mid-stream connector(s), cable stub(s), and other impedance discontinuity as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The output current is typically 12 mA. The current mode requires that a resistive termination be employed to terminate the signal and to complete the loop. Unterminated configurations are not allowed. The 12 mA loop current will develop a differential voltage of about 300 mV across a 27 Ω (double terminated 54Ω differential transmission backplane) effective resistance, which the receiver detects with a 230 mV minimum differential noise margin neglecting resistive line losses (driven signal minus receiver threshold (300 mV – 70 mV = 230 molder the signal is centered around  $+1.2$  V (Driver Offset,  $V_{OS}$  ) with respect to ground. Note that the steady-<br>mV)). The signal is centered around  $+1.2$  V (Driver Offset,  $V_{OS}$  ) with respect to ground. Note that state voltage (V<sub>SS</sub>) peak-to-peak swing is twice the differential voltage (V<sub>OD</sub>) and is typically 600 mV.

### <span id="page-10-2"></span>**9.2 Typical Application**

### **9.2.1 Multipoint Communications**

In a multipoint configuration many transmitters and many receivers can be interconnected on a single transmission line. The key difference compared to multi-drop is the presence of two or more drivers. Such a situation creates contention issues that need not be addressed with point-to-point or multidrop systems. Multipoint operation allows for bidirectional, half-duplex communication over a single balanced media pair. To support the location of the various drivers throughout the transmission line, double termination of the transmission line is now necessary.

The major challenge that system designers encounter are the impedance discontinuities that device loading and device connections (stubs) introduce on the common bus. Matching the impedance of the loaded bus and using signal drivers with controlled signal edges are the keys to error-free signal transmissions in multipoint topologies.



Copyright © 2018, Texas Instruments Incorporated

### 图 **10. Bidirectional Half-Duplex Point-to-Point Applications**

# **Typical Application (**接下页**)**



Copyright © 2018, Texas Instruments Incorporated

图 **11. Multi-Point Bus Applications**

### **9.2.2 Design Requirements**

For this design example, use the parameters listed in  $\frac{1}{36}$  4.

<span id="page-11-0"></span>

### 表 **4. Design Parameters**

### **9.2.3 Detailed Design Procedure**

### *9.2.3.1 Supply Voltage*

The DS92LV040A is operated from a single supply. The device can support operations with a supply as low as 3 V and as high as 3.6 V.

### *9.2.3.2 Supply Bypass Capacitance*

Bypass capacitors play a key role in power distribution circuitry. At low frequencies, power supply offers very lowimpedance paths between its terminals. However, as higher frequency currents propagate through power traces, the source is often incapable of maintaining a low-impedance path to ground. Bypass capacitors are used to address this shortcoming. Usually, large bypass capacitors (10 μF to 1000 μF) at the board level do a good job up into the kHz range. Due to their size and length of their leads, large capacitors tend to have large inductance values at the switching frequencies. To solve this problem, smaller capacitors (in the nF to μF range) must be installed locally next to the integrated circuit.



### *9.2.3.3 Termination Resistors*

Multipoint LVDS communication channel employs a current source driving a transmission line which is terminated with two resistive loads. These loads serve to convert the transmitted current into a voltage at the receiver input. To ensure good signal integrity, the termination resistors should be matched to the characteristic impedance of the transmission line. The designer should ensure that the termination resistors are within 10% of the nominal media characteristic impedance. If the transmission line is targeted for 100-Ω impedance, the termination resistors should be between 90 Ω and 110 Ω. The line termination resistors are typically placed at the ends of the transmission line.

### *9.2.3.4 Interconnecting Media*

The backplane and connectors should have a matched differential impedance. Use controlled impedance traces which match the differential impedance of your transmission medium (ie. backplane or cable) and termination resistor(s). Run the differential pair trace lines as close together as possible as soon as they leave the IC. This helps eliminate reflections and ensure noise is coupled as common-mode. In fact, it has been determined that differential signals which are 1 mm apart radiate far less noise than traces 3 mm apart since magnetic field cancellation is much better with the closer traces. Plus, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver. Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result.

Stub lengths should be kept to a minimum. The typical transition time of the DS92LV040A Bus LVDS output is 0.75 ns (20% to 80%). The extrapolated 100 percent time is 0.75/0.6 or 1.25 ns. For a general approximation, if the electrical length of a trace is greater than 1/5 of the transition edge, then the trace is considered a transmission line. For example, 1.25 ns/5 is 250 picoseconds. Let velocity equal 160 ps per inch for a typical loaded backplane. Then maximum stub length is 250 ps/160 ps/in or 1.56 inches. To determine the maximum stub for the backplane, determine the propagation velocity for the actual conditions (refer to application notes AN 905 and AN 808)

### <span id="page-12-0"></span>**10 Power Supply Recommendations**

The driver and receivers in this data sheet are designed to operate from a single power supply. Both drivers and receivers operate with supply voltages in the range of 3 V to 3.6 V. In a typical application, a driver and a receiver may be on separate boards, or even separate equipment. In these cases, separate supplies would be used at each location. The expected ground potential difference between the driver power supply and the receiver power supply would be less than ±1 V. Board level and local device level bypass capacitance should be used and are covered Supply Bypass Capacitance.

**FXAS NSTRUMENTS** 

### <span id="page-13-0"></span>**11 Layout**

### <span id="page-13-1"></span>**11.1 Layout Guidelines**

### **11.1.1 Microstrip vs. Stripline Topologies**

As per [SLLD009,](http://www.ti.com/cn/lit/pdf/SLLD009) printed-circuit boards usually offer designers two transmission line options: Microstrip and stripline. Microstrips are traces on the outer layer of a PCB, as shown in  $\mathbb{R}$  [12](#page-13-2).



图 **12. Microstrip Topology**

<span id="page-13-2"></span>Striplines are traces between two ground planes. Striplines are less prone to emissions and susceptibility problems because the reference planes effectively shield the embedded traces. However, from the standpoint of high-speed transmission, juxtaposing two planes creates additional capacitance. TI recommends routing the signals on microstrip transmission lines if possible. The PCB traces allow designers to specify the necessary tolerances for Z<sub>O</sub> based on the overall noise budget and reflection allowances. Footnotes 1<sup>(1)</sup>, 2<sup>(2)</sup>, and 3<sup>(3)</sup> provide formulas for  $Z_0$  and t<sub>PD</sub> for differential and single-ended traces. (1) (2) (3)



图 **13. Stripline Topology**

### **11.1.2 Dielectric Type and Board Construction**

The speeds at which signals travel across the board dictates the choice of dielectric. FR-4, or equivalent, usually provides adequate performance for use with multipoint LVDS signals. If rise or fall times of TTL/CMOS signals are less than 500 ps, empirical results indicate that a material with a dielectric constant near 3.4, such as Rogers™ 4350 or Nelco N4000-13 is better suited. Once the designer chooses the dielectric, there are several parameters pertaining to the board construction that can affect performance. The following set of guidelines were developed experimentally through several designs involving multipoint LVDS devices:

- Copper weight: 15 g or 1/2 oz start, plated to 30 g or 1 oz
- (1) Howard Johnson & Martin Graham.1993. High Speed Digital Design A Handbook of Black Magic. Prentice Hall PRT. ISBN number 013395724.
- Mark I. Montrose. 1996. Printed Circuit Board Design Techniques for EMC Compliance. IEEE Press. ISBN number 0780311310.
- (3) Clyde F. Coombs, Jr. Ed, Printed Circuits Handbook, McGraw Hill, ISBN number 0070127549.



### **Layout Guidelines (**接下页**)**

- All exposed circuitry should be solder-plated (60/40) to 7.62  $\mu$ m or 0.0003 in (minimum).
- Copper plating should be  $25.4 \mu m$  or 0.001 in (minimum) in plated-through-holes.
- Solder mask over bare copper with solder hot-air leveling

### **11.1.3 Recommended Stack Layout**

Following the choice of dielectrics and design specifications, you must decide how many levels to use in the stack. To reduce the TTL/CMOS to multipoint LVDS crosstalk, it is a good practice to have at least two separate signal planes as shown in  $\boxed{8}$  [14.](#page-14-0)



注

The separation between layers 2 and 3 should be 127 μm (0.005 in). By keeping the power and ground planes tightly coupled, the increased capacitance acts as a bypass for transients.

<span id="page-14-0"></span>One of the most common stack configurations is the six-layer board, as shown in 图 [15.](#page-14-1)



### 图 **15. Six-Layer PCB Board**

<span id="page-14-1"></span>In this particular configuration, it is possible to isolate each signal layer from the power plane by at least one ground plane. The result is improved signal integrity; however, fabrication is more expensive. Using the 6-layer board is preferable, because it offers the layout designer more flexibility in varying the distance between signal layers and referenced planes, in addition to ensuring reference to a ground plane for signal layers 1 and 6.

### **11.1.4 Separation Between Traces**

The separation between traces depends on several factors; however, the amount of coupling that can be tolerated usually dictates the actual separation. Low noise coupling requires close coupling between the differential pair of an multipoint LVDS link to benefit from the electromagnetic field cancellation. In addition, differential pairs should have the same electrical length to ensure that they are balanced, thus minimizing problems with skew and signal reflection.

If there are two adjacent single-ended traces, one should use the 3-W rule, which stipulates that the distance between two traces must be greater than two times the width of a single trace, or three times its width measured from trace center to trace center. This increased separation effectively reduces the potential for crosstalk. The same rule should be applied to the separation between adjacent multipoint LVDS differential pairs, whether the traces are edge-coupled or broad-side-coupled.



# **Layout Guidelines (**接下页**)**



图 **16. 3-W Rule for Single-Ended and Differential Traces (Top View)**

You should exercise caution when using autorouters, because they do not always account for all factors affecting crosstalk and signal reflection. For instance, it is best to avoid sharp 90° turns to prevent discontinuities in the signal path. Using successive 45° turns tends to minimize reflections.

## **11.1.5 Crosstalk and Ground Bounce Minimization**

To reduce crosstalk, it is important to provide a return path to high-frequency currents that is as close as possible to its originating trace. A ground plane usually achieves this. Because the returning currents always choose the path of lowest inductance, they are most likely to return directly under the original trace, thus minimizing crosstalk. Lowering the area of the current loop lowers the potential for crosstalk. Traces kept as short as possible with an uninterrupted ground plane running beneath them emit the minimum amount of electromagnetic field strength. Discontinuities in the ground plane increase the return path inductance and should be avoided.

## **11.1.6 Decoupling**

Each power or ground lead of a high-speed device should be connected to the PCB through a low inductance path. For best results, one or more vias are used to connect a power or ground pin to the nearby plane. Ideally, via placement is immediately adjacent to the pin to avoid adding trace inductance. Placing a power plane closer to the top of the board reduces the effective via length and its associated inductance.



Typical 12-Layer PCB

图 **17. Low Inductance, High-Capacitance Power Connection**

Bypass capacitors should be placed close to  $V_{DD}$  pins. They can be placed conveniently near the corners or underneath the package to minimize the loop area. This extends the useful frequency range of the added capacitance. Small-physical-size capacitors, such as 0402, 0201, or X7R surface-mount capacitors should be used to minimize body inductance of capacitors. Each bypass capacitor is connected to the power and ground plane through vias tangent to the pads of the capacitor as shown in  $\mathbb{R}$  [18\(](#page-16-1)a).



### **Layout Guidelines (**接下页**)**

**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSHA7E –JANUARY 2001–REVISED JANUARY 2018

**[DS92LV040A](http://www.ti.com.cn/product/cn/ds92lv040a?qgpn=ds92lv040a)**

An X7R surface-mount capacitor of size 0402 has about 0.5 nH of body inductance. At frequencies above 30 MHz or so, X7R capacitors behave as low-impedance inductors. To extend the operating frequency range to a few hundred MHz, an array of different capacitor values like 100 pF, 1 nF, 0.03 μF, and 0.1 μF are commonly used in parallel. The most effective bypass capacitor can be built using sandwiched layers of power and ground at a separation of 2 to 3 mils. With a 2-mil FR4 dielectric, there is approximately 500 pF per square inch of PCB. Many high-speed devices provide a low-inductance GND connection on the backside of the package. This center pad must be connected to a ground plane through an array of vias. The via array reduces the effective inductance to ground and enhances the thermal performance of the small Surface Mount Technology (SMT) package. Placing vias around the perimeter of the pad connection ensures proper heat spreading and the lowest possible die temperature. Placing high-performance devices on opposing sides of the PCB using two GND planes creates multiple paths for heat transfer. Often thermal PCB issues are the result of one device adding heat to another, resulting in a very high local temperature. Multiple paths for heat transfer minimize this possibility. In many cases the GND pad makes the optimal decoupling layout impossible to achieve due to insufficient pad-to-pad spacing as shown in  $\boxtimes$  [18\(](#page-16-1)b). When this occurs, placing the decoupling capacitor on the backside of the board keeps the extra inductance to a minimum. It is important to place the  $V_{DD}$  via as close to the device pin as possible while still allowing for sufficient solder mask coverage. If the via is left open, solder may flow from the pad and into the via barrel. This results in a poor solder connection.



图 **18. Typical Decoupling Capacitor Layouts**

### <span id="page-16-1"></span><span id="page-16-0"></span>**11.2 Layout Example**

At least two or three times the width of an individual trace should separate single-ended traces and differential pairs to minimize the potential for crosstalk. Single-ended traces that run in parallel for less than the wavelength of the rise or fall times usually have negligible crosstalk. Increase the spacing between signal paths for long parallel runs to reduce crosstalk. Boards with limited real estate can benefit from the staggered trace layout, as shown in  $\boxed{8}$  [19.](#page-16-2)

<span id="page-16-2"></span>

图 **19. Staggered Trace Layout**



# **Layout Example (**接下页**)**

This configuration lays out alternating signal traces on different layers; thus, the horizontal separation between traces can be less than 2 or 3 times the width of individual traces. To ensure continuity in the ground signal path, TI recommends having an adjacent ground via for every signal via, as shown in 图 [20.](#page-17-0) Note that vias create additional capacitance. For example, a typical via has a lumped capacitance effect of 1/2 pF to 1 pF in FR4.



图 **20. Ground Via Location (Side View)**

<span id="page-17-0"></span>Short and low-impedance connection of the device ground pins to the PCB ground plane reduces ground bounce. Holes and cutouts in the ground planes can adversely affect current return paths if they create discontinuities that increase returning current loop areas.

To minimize EMI problems, TI recommends avoiding discontinuities below a trace (for example, holes, slits, and so on) and keeping traces as short as possible. Zoning the board wisely by placing all similar functions in the same area, as opposed to mixing them together, helps reduce susceptibility issues.



# <span id="page-18-0"></span>**12** 器件和文档支持

# <span id="page-18-1"></span>**12.1 Documentation Support**

### **12.1.1 Related Documentation**

一般应用指南和提示可在以下应用手册中找到:), A)。

- 如需相关文档,请参阅:
- AN-808 [\(SNLA028](http://www.ti.com/cn/lit/pdf/SNLA028))
- AN-977 [\(SNLA166](http://www.ti.com/cn/lit/pdf/SNLA166)
- AN-971 [\(SNLA165](http://www.ti.com/cn/lit/pdf/SNLA165))
- AN-903 [\(SNLA034](http://www.ti.com/cn/lit/pdf/SNLA034)

## <span id="page-18-2"></span>**12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. 有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### <span id="page-18-3"></span>**12.3 Community Resources**

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 [《使用条款》。](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™** [在线社区](http://e2e.ti.com) *TI* 的工程师对工程师 *(E2E)* 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

### [设计支持](http://support.ti.com/) *TI* 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

### <span id="page-18-4"></span>**12.4** 商标

E2E is a trademark of Texas Instruments. Rogers is a trademark of Rogers Corporation. All other trademarks are the property of their respective owners.

### <span id="page-18-5"></span>**12.5** 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序 , 可 能会损坏集成电路。



<u>《《</u>》 ESD 的损坏小至导致微小的性能降级, 大至整个器件故障。精密的集成电路可能更容易受到损坏, 这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。

### <span id="page-18-6"></span>**12.6 Glossary**

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-18-7"></span>**13** 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修 订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2024



\*All dimensions are nominal



# NJN0044A





### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司