SLLS213A - JANUARY 1996 - REVISED JUNE 1999

- Single Chip With Easy Interface Between **UART and Serial-Port Connector of an External Modem or Other Computer** Peripheral
- **Five Drivers and Three Receivers Meet or Exceed the Requirements of ANSI Standard** TIA/EIA-232-F and ITU Recommendation V.28 Standards
- Supports Data Rates up to 120 kbit/s
- Complement to the GD75232
- Provides Pin-to-Pin Replacement for the Goldstar GD75323
- **Pin-Out Compatible With SN75196**
- **Functional Replacement for the MC145405**

#### DW OR N PACKAGE (TOP VIEW) Vcc l 20 🛮 V<sub>DD</sub> 1DA **∏** 2 19 1DY 2DA **∏** 3 18 2DY 3DA **∏** 4 17 **∏** 3DY 1RY **[**] 5 2RY [ 6 15 2RA 4DA **∏** 7 14**∏** 4DY 13 T 3RA 3RY [ 8 5DA **∏** 9 12 5DY GND **1** 10 11 [] V<sub>SS</sub>

#### description

The GD75323 combines five drivers and three receivers from the trade-standard SN75188 and SN75189 bipolar quadruple drivers and receivers, respectively. The flow-through design of the GD75323 decreases the part count, reduces the board space required, and allows easy interconnection of the UART and serial-port connector. The all-bipolar circuits and processing of the GD75323 provide a rugged, low-cost solution for this function.

The GD75323 complies with the requirements of the ANSI TIA/EIA-232-F and ITU (formerly CCITT) V.28 standards. These standards are for data interchange between a host computer and a peripheral at signal rates up to 20 kbit/s. The switching speeds of the GD75323 are fast enough to support rates up to 120 kbit/s with lower capacitive loads (shorter cables). Interoperability at the higher signaling rates cannot be assured unless the designer has design control of the cable and the interface circuits at both ends. For interoperability at signaling rates up to 120 kbit/s, use of ANSI Standard TIA/EIA-423-B and TIA/EIA-422-B and ITU Recommendations V.10 and V.11 are recommended.

The GD75323 is characterized for operation over a temperature range of 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### logic diagram (positive logic)



#### schematic (each driver)



Resistor values shown are nominal.

# schematic (each receiver)



Resistor values shown are nominal.

SLLS213A - JANUARY 1996 - REVISED JUNE 1999

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)               | 10 V              |
|------------------------------------------------------------|-------------------|
| Supply voltage, V <sub>DD</sub> (see Note 1)               | 15 V              |
| Supply voltage, V <sub>SS</sub> (see Note 1)               |                   |
| Input voltage range, V <sub>I</sub> : Driver               | –15 V to 7 V      |
| Receiver                                                   | 30 V to 30 V      |
| Output voltage range, VO (Driver)                          | – 15 V to 15 V    |
| Low-level output current, IOL (Receiver)                   | 20 mA             |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): [ | DW package 97°C/W |
| 1                                                          | N package 67°C/W  |
| Lead temperature 1,6 mm (1/16 inch) from case for          | or 10 seconds     |
| Storage temperature range, T <sub>stg</sub>                | – 65°C to 150°C   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                                          |                 | MIN  | NOM | MAX   | UNIT |
|------------------------------------------|-----------------|------|-----|-------|------|
|                                          | $V_{DD}$        | 7.5  | 9   | 13.5  |      |
| Supply voltage                           | V <sub>SS</sub> | -7.5 | -9  | -13.5 | V    |
|                                          | Vcc             | 4.5  | 5   | 5.5   |      |
| High-level input voltage, VIH            | Driver          | 1.9  |     |       | V    |
| Low-level input voltage, V <sub>IL</sub> | Driver          |      |     | 0.8   | V    |
| High lovel output ourrent love           | Driver          |      |     | -6    | mA   |
| High-level output current, IOH           | Receiver        |      |     | -0.5  | ША   |
| High lovel output ourrent les            | Driver          |      |     | 6     | mA   |
| High-level output current, IOL           | Receiver        |      |     | 16    | IIIA |
| Operating free-air temperature,TA        |                 | 0    |     | 70    | °C   |

#### supply currents over operating free-air temperature range

|     | PARAMETER                           |                        | TEST CONDITIONS    |                         |                          |  |      |      |  |
|-----|-------------------------------------|------------------------|--------------------|-------------------------|--------------------------|--|------|------|--|
|     |                                     | All inputs at 1.9 V,   | No load            | $V_{DD} = 9 V$ ,        | $V_{SS} = -9 V$          |  | 25   | mA   |  |
| ,   | Supply current from VDD             | All inputs at 1.9 v,   | No load            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 \text{ V}$ |  | 32   | ША   |  |
| IDD | Supply current from VDD             | All inputs at 0.8 V,   | No load            | V <sub>DD</sub> = 9 V,  | $V_{SS} = -9 V$          |  | 7.5  | mA   |  |
|     |                                     | All illputs at 0.0 v,  | No load            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 \text{ V}$ |  | 9.5  | IIIA |  |
|     |                                     | All inputs at 1.9 V,   | No load            | $V_{DD} = 9 V$ ,        | $V_{SS} = -9 V$          |  | -25  | mA   |  |
| las | Cupply ourront from Vaa             | All inputs at 1.9 v,   | No load            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 \text{ V}$ |  | -32  | IIIA |  |
| ISS | Supply current from VSS             | All inputs at 0.8 V,   | No load            | $V_{DD} = 9 V$ ,        | V <sub>SS</sub> = -9 V   |  | -5.3 | m A  |  |
|     |                                     | All inputs at 0.6 v,   | NO IOAU            | V <sub>DD</sub> = 12 V, | $V_{SS} = -12 \text{ V}$ |  | -5.3 | mA   |  |
| ICC | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5 V, | All inputs at 5 V, | No load                 |                          |  | 20   | mA   |  |



NOTES: 1. All voltages are with respect to the network ground terminal.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

#### **DRIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 9 V, $V_{SS}$ = -9 V, $V_{CC}$ = 5 V (unless otherwise noted)

|                  | PARAMETER                                            |                          | TEST CONDITIONS     |                                      |      | TYP  | MAX   | UNIT |
|------------------|------------------------------------------------------|--------------------------|---------------------|--------------------------------------|------|------|-------|------|
| Vон              | High-level output voltage                            | V <sub>IL</sub> = 0.8 V, | $R_L = 3 k\Omega$ , | See Figure 1                         | 6    | 7.5  |       | V    |
| V <sub>OL</sub>  | Low-level output voltage (see Note 3)                | V <sub>IH</sub> = 1.9 V, | $R_L = 3 k\Omega$ , | See Figure 1                         |      | -7.5 | -6    | V    |
| lн               | High-level input current                             | V <sub>I</sub> = 5 V,    | See Figure 2        |                                      |      |      | 10    | μΑ   |
| Ι <sub>Ι</sub> L | Low-level input current                              | $V_{I} = 0,$             | See Figure 2        |                                      |      |      | -1.6  | mA   |
| IOS(H)           | High-level short-circuit output current (see Note 4) | V <sub>IL</sub> = 0.8 V, | V <sub>O</sub> = 0, | See Figure 1                         | -4.5 | -9   | -19.5 | mA   |
| IOS(L)           | Low-level short-circuit output current               | V <sub>IH</sub> = 2 V,   | $V_{O} = 0$ ,       | See Figure 1                         | 4.5  | 9    | 19    | mA   |
| r <sub>O</sub>   | Output resistance (see Note 5)                       | VCC = VDD =              | $V_{SS} = 0$ ,      | $V_0 = -2 \text{ V to } 2 \text{ V}$ | 300  |      |       | Ω    |

- NOTES: 3. The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only, e.g., if –10 V is maximum, the typical value is a more negative voltage.
  - 4. Output short-circuit conditions must maintain the total power dissipation below absolute maximum ratings.
  - 5. Test conditions are those specified by TIA/EIA-232-F and as listed above.

# switching characteristics, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm 10\%$ , $T_A$ = 25°C

|                  | PARAMETER                                         | TEST CONDITI                                             | ONS                      | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|----------------------------------------------------------|--------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output | $R_L = 3 \text{ k}\Omega \text{ to } 7 \text{ k}\Omega,$ | C <sub>L</sub> = 15 pF,  |     | 315 | 500 | ns   |
| tPHL             | Propagation delay time, high- to low-level output | See Figure 3                                             | _                        |     | 75  | 175 | ns   |
|                  | Transition time law to high level output          | $R_L$ = 3 kΩ to 7 kΩ,<br>See Figure 3                    | C <sub>L</sub> = 15 pF,  |     | 60  | 100 | ns   |
| <sup>t</sup> TLH | Transition time, low- to high-level output        | $R_L$ = 3 kΩ to 7 kΩ,<br>See Figure 3 and Note 6         | $C_L = 2500 \text{ pF},$ |     | 1.7 | 2.5 | μs   |
| <u></u>          | Transition time, high- to low-level output (see   | $R_L$ = 3 kΩ to 7 kΩ,<br>See Figure 3                    | C <sub>L</sub> = 15 pF,  |     | 40  | 75  | ns   |
| <sup>†</sup> THL | Note 5)                                           | $R_L$ = 3 kΩ to 7 kΩ,<br>See Figure 3 and Note 7         | $C_L = 2500 \text{ pF},$ |     | 1.5 | 2.5 | μs   |

- NOTES: 6. Measured between 3-V and 3-V points of the output waveform (TIA/EIA-232-F conditions), all unused inputs are tied either high or low.
  - 7. Measured between 3-V and -3-V points of the output waveform (TIA/EIA-232-F conditions), all unused inputs are tied either high or low.



#### **RECEIVER SECTION**

### electrical characteristics over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                       | TEST C                    | ONDITIONS                | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|---------------------------|--------------------------|-------|------------------|------|------|
| \/                | Positive-going input threshold voltage                          | See Figure 5              | T <sub>A</sub> = 25°C    | 1.75  | 1.9              | 2.3  |      |
| VIT+              | Fositive-going input tilleshold voltage                         | See Figure 5              | $T_A = 0$ °C to 70 °C    | 1.55  |                  | 2.3  | V    |
| V <sub>IT</sub> – | Negative-going input threshold voltage                          | See Figure 5              |                          | 0.75  | 0.97             | 1.25 | V    |
| V <sub>hys</sub>  | Input hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | See Figure 5              |                          | 0.5   |                  |      |      |
| Vou               | High-level output voltage                                       | I <sub>OH</sub> = -0.5 mA | V <sub>IH</sub> = 0.75 V | 2.6   | 4                | 5    | V    |
| VOH               | riigii-ievei output voitage                                     | 10H = -0.5 IIIA           | Inputs open              | 2.6   |                  |      | V    |
| VOL               | Low-level output voltage                                        | $I_{OL} = 10 \text{ mA},$ | V <sub>I</sub> = 3 V     |       | 0.2              | 0.45 | V    |
|                   | High-level input current                                        | V <sub>I</sub> = 25 V,    | See Figure 5             | 3.6   |                  | 8.3  | mA   |
| ΊΗ                | riigir-ieveriiiput current                                      | V <sub>I</sub> = 3 V,     | See Figure 5             | 0.43  |                  |      | IIIA |
| 1                 | Low-level input current                                         | $V_{I} = -25 \text{ V},$  | See Figure 5             | -3.6  |                  | -8.3 | mA   |
| ¹IL               | Low-level input current                                         | $V_{I} = -3 V$ ,          | See Figure 5             | -0.43 |                  |      | IIIA |
| los               | Short-circuit output current                                    | See Figure 4              | ·                        |       | -3.4             | -12  | mA   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5$  V,  $V_{DD} = 9$  V, and  $V_{SS} = -9$  V.

# switching characteristics, $V_{CC}$ = 5 V, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $T_A$ = 25°C

|                  | PARAMETER                                         | TEST CO                | MIN                 | TYP | MAX | UNIT |    |
|------------------|---------------------------------------------------|------------------------|---------------------|-----|-----|------|----|
| tPLH             | Propagation delay time, low- to high-level output |                        |                     |     | 107 | 500  | ns |
| tPHL             | Propagation delay time, high- to low-level output | $C_L = 50 \text{ pF},$ | $R_L = 5 k\Omega$ , |     | 42  | 150  | ns |
| <sup>t</sup> TLH | Transition time, low- to high-level output        | See Figure 6           |                     |     | 175 | 525  | ns |
| tTHL             | Transition time, high- to low-level output        |                        |                     |     | 16  | 60   | ns |

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit for  $V_{OH}$ ,  $V_{OL}$ ,  $I_{OS(H)}$ , and  $I_{OS(L)}$ 



Figure 2. Driver Test Circuit for  $I_{\mbox{\scriptsize IH}}$  and  $I_{\mbox{\scriptsize IL}}$ 



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  =  $t_f$  < 50 ns.

Figure 3. Driver Test Circuit and Voltage Waveforms



50% 50% Input -5 V <sup>t</sup>PHL <sup>t</sup>PLH Vон 90% 50% 50% Output 10% 10% Vol tTHLtTLH

**VOLTAGE WAVEFORMS** 

Input **Pulse** ۷o Generator See Note B (see Note A) VSS

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

**TEST CIRCUIT** 

 $V_{DD}$ 

B. The pulse generator has the following characteristics:  $t_W = 25 \,\mu s$ , PRR = 20 kHz,  $Z_O = 50 \,\Omega$ ,  $t_T = t_f < 50 \,ns$ .

Figure 6. Receiver Propagation and Transition Times

# TYPICAL CHARACTERISTICS DRIVER SECTION



Figure 7





**OUTPUT CURRENT** 

Figure 8

#### SLEW RATE vs LOAD CAPACITANCE



Figure 10



# TYPICAL CHARACTERISTICS **RECEIVER SECTION**



Figure 11



NOTE A: This figure shows the maximum amplitude of a positive-going pulse that, starting from 0 V, does not cause a change of the output level.

Figure 13

#### **INPUT THRESHOLD VOLTAGE SUPPLY VOLTAGE** 2 $V_{\text{IT+}}$ 1.8 V<sub>IT</sub> - Input Threshold Voltage - V 1.6 1.4 1.2 1 V<sub>IT</sub>-0.8 0.6 0.4 0.2 0 2 3 5 8 9 10 V<sub>CC</sub> - Supply Voltage - V

Figure 12



Figure 14



#### **APPLICATION INFORMATION**

Diodes placed in series with the  $V_{DD}$  and  $V_{SS}$  leads protect the GD75323 in the fault condition in which the device outputs are shorted to  $V_{DD}$  or  $V_{SS}$ , and the power supplies are at low and provide low-impedance paths to ground (see Figure 15).



Figure 15. Power-Supply Protection to Meet Power-Off Fault Conditions of TIA/EIA-232-F



<sup>&</sup>lt;sup>†</sup> See Figure 10 to select the correct values for the loading capacitors (C1, C2, C3, C4, and C5), which may be required to meet the RS-232 maximum slew-rate requirement of 30 V/μs. The value of the loading capacitors required depends upon the line length and desired slew rate, but is typically 330 pF.

NOTE C: To use the receivers only, VDD and VSS both must be powered or tied to ground.

**Figure 16. Typical Connection** 



www.ti.com 6-Apr-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| GD75323DW        | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | GD75323                 | Samples |
| GD75323DWR       | ACTIVE | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | GD75323                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Apr-2024

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| GD75323DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| GD75323DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| GD75323DWR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| GD75323DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

#### **TUBE**



\*All dimensions are nominal

|   | Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ĺ | GD75323DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| ĺ | GD75323DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated