# SN74AHC1G00-Q1汽车类单通道双输入正与非门 ## 1 特性 - 符合汽车应用要求 - 工作电压范围为 2V 至 5.5V - 5V 时 t<sub>pd</sub> 最大值为 6.5ns - 低功耗, 10µA 最大 Icc - 5 V 下的输出驱动为 ±8mA - 所有输入端均采用施密特触发器,使得电路能够承 受较慢的输入上升和下降时间 ## 2 应用 - 启用或禁用数字信号 - 控制指示灯 LED - 通信模块和系统控制器之间的转换 ## 3 说明 SN74AHC1G00-Q1 以正逻辑执行布尔函数 $Y = \overline{A} \cdot \overline{B}$ 或 $Y = \overline{A} + \overline{B}$ 。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | 封装尺寸 <sup>(3)</sup> | |----------------|----------------------|---------------------|---------------------| | | DBV ( SOT-23 , 5) | 2.9mm x 2.8mm | 2.9mm x 1.6mm | | SN74AHC1G00-Q1 | DCK ( SOT-SC70 , 5 ) | 2mm x 2.1mm | 2mm x 1.25mm | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 - (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 - 封装尺寸(长x宽)为标称值,不包括引脚。 ## **Table of Contents** | 1 特性 | 1 8.3 Device Functional Modes | 8 | |----------------------------------------------|---------------------------------------------|-----------------| | 2 应用 | | <mark>9</mark> | | - <del>/</del> | | | | 4 Revision History | | | | 5 Pin Configuration and Functions | | <u>9</u> | | 6 Specifications | 0.4 D 1 11 1 D 1 D 1 | | | 6.1 Absolute Maximum Ratings | | 10 | | 6.2 ESD Ratings | | 10 | | 6.3 Recommended Operating Conditions | | 10 | | 6.4 Thermal Information | 40 Davila a and Da arros antatlan Orros ant | <mark>11</mark> | | 6.5 Electrical Characteristics | 10.1 Description Compant (Apples) | 11 | | 6.6 Switching Characteristics, 3.3 V ± 0.3 V | D. U. ) . bb 3-27-27 | 11 | | 6.7 Switching Characteristics, 5 V ± 0.5 V | h ha a de | | | 6.8 Operating Characteristics | | | | 7 Parameter Measurement Information | | 11 | | 8 Detailed Description | | | | 8.1 Overview | | | | 8.2 Functional Block Diagram | , , , , | 11 | | <b>G</b> | | | | | | | # **4 Revision History** | Cł | nanges from Revision B (February 2008) to Revision C (October 2023) | age | |----|---------------------------------------------------------------------------------------------------------------|-----| | • | 添加了应用、封装信息表、引脚功能表、ESD等级表、热性能信息表、器件功能模式、应用和实施部分 | | | | <i>器件和文档支持</i> 部分以及 <i>封装和可订购信息</i> 部分 | 1 | | • | 向 <i>封装信息</i> 表中添加了 DBV 封装 | 1 | | • | Added DBV package to Pin Configuration and Functions section | 3 | | • | Added the thermal value for the DBV package: R $\theta$ JA = 278.0 °C/W. Updated the thermal value for the D0 | CK | | | package: R θ JA = 293.4 °C/W | 5 | Product Folder Links: SN74AHC1G00-Q1 # **5 Pin Configuration and Functions** 图 5-1. DBV Package, SOT-23; DCK Package, 5-Pin SOT SC-70 (Top View) 表 5-1. Pin Functions | | PIN | TYPE | DESCRIPTION | |-----|-----------------|------|-------------| | NO. | NAME | IIPE | DESCRIPTION | | 1 | A | I | Input A | | 2 | В | I | Input B | | 3 | GND | _ | Ground Pin | | 4 | Y | 0 | Output Y | | 5 | V <sub>CC</sub> | _ | Power Pin | 3 English Data Sheet: SLOS424 ## 6 Specifications ## **6.1 Absolute Maximum Ratings** over recommended operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------------------|---------------------------------------------------|------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | Supply voltage range | | 7 | V | | V <sub>I</sub> <sup>(2)</sup> | Input voltage range | | -0.5 | 7 | V | | V <sub>O</sub> <sup>(2)</sup> | Output voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | (V <sub>I</sub> < 0) | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $(V_O < 0 \text{ or } V_O > V_{CC})$ | | ±20 | mA | | Io | Continuous output current | (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device ## 6.2 ESD Ratings | | | | VALUE | UNIT | |-------|--------------------------------------------|---------------------------------------------------------|-------|------| | V | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | (ESD) | | Charged device model (CDM), per AEC Q100-011 | ±1000 | v | AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **6.3 Recommended Operating Conditions** over recommended operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|--------------------------------------------|------|-----------------|---------------------------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | 9 V<br>5 V<br>c V<br>0 μA | | V <sub>I</sub> | Input voltage | · | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | μА | | I <sub>OH</sub> | High-level output current | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | -4 | mA | | | | $V_{CC} = 5 V \pm 0.5 V$ | | -8 | IIIA | | | | V <sub>CC</sub> = 2 V | | 50 | μ <b>А</b> | | $I_{OL}$ | Low-level output current | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 4 | mA | | | | $V_{CC} = 5 V \pm 0.5 V$ | | 8 | ША | | A+/A>. | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 100 | ns/V | | Δt/Δv | input transition rise of fall fate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | HS/V | 提交文档反馈 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLOS424 Product Folder Links: SN74AHC1G00-Q1 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. over recommended operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |--------------------------------|-----|-----|------| | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. #### **6.4 Thermal Information** | | SN74AHC | | | |----------------------------------------------------------|---------|--------|------| | THERMAL METRIC <sup>(1)</sup> | DBV | DCK | UNIT | | | 5 PINS | 5 PINS | | | R <sub>θ JA</sub> Junction-to-ambient thermal resistance | 278.0 | 293.4 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | T | _ = 25°C | | - 40 C TO | UNIT | | |-----------------|-----------------------------------------|-----------------|------|----------|------|-----------|----------------------------------------------|----| | PARAIVIE I ER | TEST CONDITIONS | ▼cc | MIN | TYP | MAX | MIN | 0.1<br>0.1<br>0.1<br>0.1<br>0.5<br>0.5<br>±1 | | | | | 2 V | 1.9 | 2 | | 1.9 | | | | | I <sub>OH</sub> = -50 μA | 3 V | 2.9 | 3 | | 2.9 | | | | V <sub>OH</sub> | | 4.5 V | 4.4 | 4.5 | | 4.4 | | V | | | I <sub>OH</sub> = -4 mA | 3 V | 2.58 | | | 2.48 | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 3.94 | | | 3.8 | | | | | | 2 V | | | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 50 μA | 3 V | | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | 4.5 V | | | 0.1 | | 0.1 | V | | | I <sub>OL</sub> = 4 mA | 3 V | | | 0.36 | | 0.5 | | | | I <sub>OL</sub> = 8 mA | 4.5 V | | | 0.36 | | 0.5 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | | ±0.1 | | ±1 | μА | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 1 | | 10 | μА | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 2 | 10 | | 10 | pF | ## 6.6 Switching Characteristics, 3.3 V ± 0.3 V over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM (INPUT) | TO (OUTPUT) | OUTPUT | T <sub>A</sub> = 25 C | | | - 40°C TC | UNIT | | | |------------------|--------------|-------------|--------------------------|------------------------|-----|------|-----------|------|-----|----| | | TROW (INFOT) | 10 (001701) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | ONT | | | t <sub>PLH</sub> | A or B | Y | C <sub>L</sub> = 15 pF - | | 5.5 | 7.9 | 1 | 11.5 | ns | | | t <sub>PHL</sub> | | | | | 5.5 | 7.9 | 1 | 11.5 | 115 | | | t <sub>PLH</sub> | A or B | A or D | V | C <sub>1</sub> = 50 pF | | 8 | 11.4 | 1 | 15 | ns | | t <sub>PHL</sub> | AOIB | ī | C <sub>L</sub> = 30 μr | | 8 | 11.4 | 1 | 15 | 115 | | # 6.7 Switching Characteristics, 5 V ± 0.5 V over recommended operating free-air temperature range, $V_{CC}$ = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM (INPUT) | то (оитрит) | OUTPUT | T <sub>A</sub> = 25°C | | | - 40°C TC | 125°C | UNIT | | | | | |------------------|--------------|-------------|------------------------|------------------------|-----|-----------|-------------|-------|------|-----|---|------|----| | | | | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | | | | | | | t <sub>PLH</sub> | A or B | A or D | A or B V C = 1 | C <sub>1</sub> = 15 pF | | 3.7 | 5.5 | 1 | 8.5 | nc | | | | | t <sub>PHL</sub> | | ř | C <sub>L</sub> = 15 pr | | 3.7 | 5.5 | 1 | 8.5 | ns | | | | | | t <sub>PLH</sub> | A or D | A - : : D | A or B Y | V | V | C = 50 pF | V C = 50 %F | | 5.2 | 7.5 | 1 | 10.5 | no | | t <sub>PHL</sub> | AUID | ľ | $C_L = 50 \text{ pF}$ | | 5.2 | 7.5 | 1 | 10.5 | ns | | | | | # **6.8 Operating Characteristics** $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|--------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 9.5 | pF | ## 7 Parameter Measurement Information - C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leqslant$ 1 MHz, $Z_0$ = 50 $\Omega$ , $t_f \leqslant$ 3 ns, $t_f \leqslant$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms | TEST | S1 | |------------------------------------|-----------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | Open Drain | V <sub>CC</sub> | Product Folder Links: SN74AHC1G00-Q1 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 7 ## **8 Detailed Description** ### 8.1 Overview The SN74AHC1G00-Q1 contains four independent 2-input AND Gates with Schmitt-trigger inputs. Each gate performs the Boolean function $Y = A \times B$ in positive logic. The output level is referenced to the supply voltage $(V_{CC})$ and supports 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. ## 8.2 Functional Block Diagram 图 8-1. Logic Diagram (Positive Logic) #### 8.3 Device Functional Modes 表 8-1. Function Table | IN | PUTS | OUTPUT | |----|------|--------| | Α | В | Y | | Н | Н | L | | L | Х | Н | | Х | L | Н | ## 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information In this application, two 2-input NAND gates are used to create an active-low SR latch as shown in **29-1**. The two additional gates can be used for a second SR latch, or the inputs can be grounded and both channels left unused. The SN74AHC1G00-Q1 is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs LOW, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a LOW signal to the R input which returns the Q output back to LOW. ### 9.2 Typical Application 图 9-1. Typical application block diagram #### 9.3 Design Requirements #### 9.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the Layout. - 2. Ensure the capacitive load at the output is ≤ 70 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HC00-Q1 to the receiving device. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_O(max))$ $\Omega$ . This will ensure that the maximum output current from the # 6.1 is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above. - 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation Product Folder Links: SN74AHC1G00-Q1 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 9 ### 9.5 Application Curves 图 9-2. Application timing diagram #### 9.6 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 9.7 Layout ### 9.7.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 9.7.2 Layout Example 图 9-3. Example Layout for the SN74AHC1G00-Q1 ## 10 Device and Documentation Support ## 10.1 Documentation Support (Analog) #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - · Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ### 10.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击通知进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.3 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 10.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 #### 10.6 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 11 www.ti.com 3-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74AHC1G00DBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 36CH | Samples | | SN74AHC1G00QDCKRQ1 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | AAU | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 3-Nov-2023 #### OTHER QUALIFIED VERSIONS OF SN74AHC1G00-Q1: • Catalog : SN74AHC1G00 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Nov-2023 ### TAPE AND REEL INFORMATION | | • | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHC1G00DBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHC1G00QDCKRQ1 | SC70 | DCK | 5 | 3000 | 179.0 | 8.4 | 2.2 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Nov-2023 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHC1G00DBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHC1G00QDCKRQ1 | SC70 | DCK | 5 | 3000 | 200.0 | 183.0 | 25.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present. - 5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) <sup>9.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>10.</sup> Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司