# TPS25814 具有集成拉电流电源开关的 USB Type-C® 控制器 ## 1 特性 - 符合 USB Type-C 规范 - 线缆连接和方向检测 - 集成式 VCONN 开关 - 26V 耐压 CC 引脚 - 可配置电流广播 - 集成式 VBUS 供电端口电源开关 - 5V、3A、36m Ω 电源开关 - UL 认证组件 (E169910) - 欠压和过压保护 - 高达 3A 的可配置电流限制 - USB type-C 连接器系统软件接口 (USCI) 支持 - 支持工业温度范围 - 面向多端口系统的可选简易电源管理 # 2 应用 • 笔记本电脑和台式机 - 15W USB-C 充电器 - 集线站和集线器 ## 3 说明 TPS25814 是一款独立的 USB Type-C 控制器,可为 一个 USB Type-C 连接器提供电缆插拔和方向检测功 能。在连接电缆时, TPS25814 根据 USB Type-C 规 范执行电缆检测。在线缆检测完成后, TPS25814 会启 用内部电源路径。状态指示器引脚可用于控制外部多路 复用器。 #### 器件信息 | 器件型号 <sup>(1)</sup> | 封装 | 封装尺寸(标称值) | |---------------------|-----------|---------------| | TPS25814 | QFN (RSM) | 4.0mm x 4.0mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 # **Table of Contents** | 1 特性 | 1 8.2 Functional Block Diagram | 1 | |--------------------------------------------|----------------------------------------|------------------| | 2 应用 | | 16 | | | 0.45 . 5 | 2 | | 4 Revision History | | 28 | | 5 Pin Configuration and Functions | | <mark>2</mark> 8 | | 6 Specifications | | 28 | | 6.1 Absolute Maximum Ratings | | 3 | | 6.2 ESD Ratings | 10 1 0 0 V Dayyan | 3 <sup>-</sup> | | 6.3 Recommended Operating Conditions | 40 0 4 E V D | 3 <sup>-</sup> | | 6.4 Recommended Capacitance | | 3 <sup>-</sup> | | 6.5 Thermal Information | | 32 | | 6.6 Power Supply Characteristics | 44.4.1 (0.1.1) | 32 | | 6.7 Power Consumption | 44 O L | 32 | | 6.8 PP_5V Power Switch Characteristics | 44.0.0 | 32 | | 6.9 Power Path Supervisory | 8 11.4 Routing and View Placement | | | 6.10 CC Cable Detection Parameters | .8 12 Device and Documentation Support | | | 6.11 CC VCONN Parameters | g 12.1 Device Support | | | 6.12 Thermal Shutdown Characteristics | g 12.2 Documentation Support | 38 | | 6.13 Input/Output (I/O) Characteristics1 | 0 12.3 支持资源 | 38 | | 6.14 BC1.2 Characteristics1 | | 38 | | 6.15 I2C Requirements and Characteristics1 | | 38 | | 6.16 Typical Characteristics1 | | 38 | | 7 Parameter Measurement Information1 | | | | 8 Detailed Description1 | | 38 | | 8.1 Overview1 | | | | | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | CI | hanges from Revision * (July 2020) to Revision A (December 2020) | Page | |----|------------------------------------------------------------------|------| | • | 首次公开发布 | 1 | # **5 Pin Configuration and Functions** 图 5-1. RSM Package 32-pin QFN Top View 表 5-1. Pin Functions | PII | TYPE <sup>(1)</sup> | RESET | Description | | | | |------------|--------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME NO. | | ITPE | KESEI | Description | | | | ADCIN1 | 2 | I | Hi-Z | Configuration input. Connect to a resistor divider to LDO_3V3. | | | | ADCIN2 | 3 | Į | Hi-Z | Configuration input. Connect to a resistor divider to LDO_3V3. | | | | CC1 | 24 | I/O | Hi-Z | I/O for USB Type-C . | | | | CC2 | 25 | I/O | Hi-Z | I/O for USB Type-C . | | | | CHG_HI | 17 | I | Hi-Z | Charge logic input to select between minimum or maximum Type-C current advertisement. | | | | CTL 30 | | I | Hi-Z | This pin controls which BC 1.2 mode is used. Pull to GND for CDP mode. Pull high for DCP mode. | | | | DEBUG | 6 | 0 | Hi-Z Open-drain logic output that is asserted low when a Type-C debug is detected. | | | | | EN | 5 | I | Low | When this pin is pulled low or left floating, the device will be disabled and remain in the Type-C Error Recovery state. | | | | FAULT | 7 | 0 | Hi-Z | Open-drain logic output that asserts when an over-current fault is detected. | | | | GND | 11,12,14,15,16,<br>19,20 | _ | _ | Ground. Connect to ground plane. | | | | I2C_EC_SCL | 9 | I | Hi-Z | I2C slave serial clock input. Tie to pullup voltage through a resistor when used or unused. Connect to Embedded Controller (EC). | | | | I2C_EC_SDA | 8 | I/O | Hi-Z | I2C slave serial data. Open-drain output. Tie to pullup voltage through a resistor when used or unused. Connect to Embedded Controller (EC). | | | | I2C_EC_IRQ | 10 | 0 | Hi-Z | | | | | LDO_1V5 | 4 | 0 | _ | Output of the CORE LDO. Bypass with capacitance $C_{LDO\_1V5}$ to GND. This pin cannot source current to external circuits. | | | # 表 5-1. Pin Functions (continued) | NAME NO. | | TYPE(1) | RESET | Description | | | | |----------|-------|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | KLOLI | Description | | | | | LDO_3V3 | 1 | 0 | _ | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance C <sub>LDO_3V3</sub> to GND. | | | | | POL | 13 | 0 | Hi-Z | Open-drain logic output that gives the information needed to mux the superspeed lines. It is asserted low when CC2 is connected to the cable CC line. | | | | | PP5V | 28,29 | ı | _ | 5-V System Supply to VBUS, supply for CCy pins as VCONN. | | | | | SINK | 18 | 0 | Hi-Z | Open-drain logic output that asserts low when a Type-C Sink is identified on the CC lines. | | | | | USB_N | 23 | I/O | Hi-Z | I/O for BC 1.2 functionality. Connect to the USB D- line. | | | | | USB_P | 22 | I/O | Hi-Z | I/O for BC 1.2 functionality. Connect to the USB D+ line. | | | | | VBUS | 26,27 | I/O | | 5-V to 20-V input. Bypass with capacitance C <sub>VBUS</sub> to GND. | | | | | VIN_3V3 | 32 | I | _ | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND. | | | | | NC | 21,31 | _ | _ | This pin has no functionality. Leave floating. | | | | <sup>(1)</sup> I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output # **6 Specifications** #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | - | | MIN | MAX | UNIT | | |-----------------------------------------------|-----------------------------------------------------------------|--------------------|-----|------|--| | | PP5V | - 0.3 | 6 | | | | | VIN_3V3 | VIN_3V3 - 0.3 4 | | V | | | | ADCIN1, ADCIN2 | - 0.3 | 4 | | | | Input voltage range (2) | VBUS <sup>(4)</sup> | - 0.3 | 28 | | | | put tonago tan.go | CC1, CC2 <sup>(4)</sup> | - 0.5 | 26 | | | | | SINK, FAULT, CHG_HI, USB_P, USB_N, CTL, POL, DEBUG, EN | -0.3 | 6.0 | V | | | | I2C_EC_SDA, I2C_EC_SCL, I2C_EC_IRQ | - 0.3 | 4 | | | | Outrout valtage games (2) | LDO_1V5 <sup>(3)</sup> | - 0.3 | 2 | V | | | Output voltage range (2) | LDO_3V3 <sup>(3)</sup> | - 0.3 | 4 | V | | | | Source or sink current VBUS | internally limited | | | | | | Positive source current on CC1, CC2 | | 1 | | | | Source current | Positive sink current on CC1, CC2 while VCONN switch is enabled | 1 | | Α | | | | positive sink current for I2C_EC_SDA, I2C_EC_SCL | internally limited | | | | | | positive source current for LDO_3V3, LDO_1V5 | internally limited | | | | | T <sub>J</sub> Operating junction temperature | | - 40 | 175 | °C | | | T <sub>STG</sub> Storage temperature | | - 55 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board. - (3) Do not apply voltage to these pins. - (4) A TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200. #### 6.2 ESD Ratings | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specificationJESD22-C101, all<br>pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |----|---------------------------------------------------|---------|-----|-----|------| | | / <sub>I</sub> Input voltage range <sup>(1)</sup> | VIN_3V3 | 3.0 | 3.6 | | | VI | | PP5V | 4.9 | 5.5 | V | | | | VBUS | 4 | 22 | | | | | | | | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions (continued)** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|-----------------------------------------------------------------------------|------|-----|------| | | | I2C_EC_SDA, I2C_EC_SCL,<br>I2C_EC_IRQ, ADCIN1, ADCIN2 | 0 | 3.6 | V | | V <sub>IO</sub> | I/O voltage range (1) | SINK, FAULT, CHG_HI, USB_P,<br>USB_N, CTL, POL, DEBUG, EN | 0 | 5.5 | | | | | CC1, CC2 | 0 | 5.5 | | | 1- | Output current (from PP5V) | VBUS | | 3 | Α | | l <sub>o</sub> | | CC1, CC2 | | 315 | mA | | Io | Output current (from VBUS LDO) | current from LDO_3V3 | | 5 | mA | | T <sub>A</sub> | Ambient operating temperature | $I_{PP\_5V} \leqslant$ 1.5 A, $I_{PP\_CABLE} \leqslant$ 315 mA | - 40 | 105 | °C | | | | $I_{PP\_5V} \leqslant 3 \text{ A, } I_{PP\_CABLE} \leqslant 315 \text{ mA}$ | - 40 | 85 | | | T <sub>J</sub> | Operating junction temperature | | - 40 | 125 | °C | <sup>(1)</sup> All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board. # 6.4 Recommended Capacitance over operating free-air temperature range (unless otherwise noted) | | PARAMETER <sup>(1)</sup> | VOLTAGE RATING | MIN | NOM | MAX | UNIT | |----------------------|--------------------------|----------------|-----|-----|-----|------| | C <sub>VIN_3V3</sub> | Capacitance on VIN_3V3 | 6.3 V | 5 | 10 | | μF | | C <sub>LDO_3V3</sub> | Capacitance on LDO_3V3 | 6.3 V | 5 | 10 | 25 | μF | | C <sub>LDO_1V5</sub> | Capacitance on LDO_1V5 | 4 V | 4.5 | | 12 | μF | | C <sub>VBUS</sub> | Capacitance on VBUS | 25 V | 1 | 4.7 | 10 | μF | | C <sub>PP5V</sub> | Capacitance on PP5V | 10 V | 120 | | | μF | <sup>(1)</sup> Capacitance values do not include any derating factors. For example, if 5.0 μF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value would be 10 μF. #### 6.5 Thermal Information | | | TPS25814 | | |-------------------------|-----------------------------------------------|-----------|------| | | THERMAL METRIC(1) | QFN (RSM) | UNIT | | | | 32 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 30.5 | °C/W | | R <sub>θ JC</sub> (top) | Junction-to-case (top) thermal resistance | 24.5 | °C/W | | R <sub>θ JC</sub> | Junction-to-board (bottom) thermal resistance | 2 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 9.8 | °C/W | | ΨJT | Junction-to-top characterization parameter | 0.2 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 9.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.6 Power Supply Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | PA | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------|-----------------|-----|-----|-----|------| | VIN_3V3, VBUS | | | | | • | | | | | rising | 3.6 | | 3.9 | | | V <sub>VBUS_UVLO</sub> | VBUS UVLO threshold. | falling | 3.5 | - | 3.8 | V | | | | hysteresis | | 0.1 | | | # **6.6 Power Supply Characteristics (continued)** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>VIN3V3_UVLO</sub> | | rising, V <sub>VBUS</sub> =0 | 2.56 | 2.66 | 2.76 | | | | voltage required on VIN_3V3 for power on | falling, V <sub>VBUS</sub> =0 | 2.44 | 2.54 | 2.64 | V | | | pene. s | hysteresis | | 0.12 | | | | LDO_3V3, LDO_1V5 | · | | | 1 | • | | | V <sub>LDO_3V3</sub> | voltage on LDO_3V3 | $V_{VIN\_3V3}$ = 0V, 10 $\mu$ A $\leqslant$ $I_{LOAD}$ $\leqslant$ 18 mA, $V_{VBUS}$ $\geqslant$ 3.9V | 3.0 | 3.4 | 3.6 | V | | R <sub>LDO_3V3</sub> | Rdson of VIN_3V3 to LDO_3V3 | I <sub>LDO_3V3</sub> =50mA | | | 1.4 | Ω | | V <sub>LDO_1V5</sub> | voltage on LDO_1V5 | up to maximum internal loading condition. | 1.49 | 1.5 | 1.65 | V | #### **6.7 Power Consumption** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V, no GPIO loading | P/ | ARAMETER | TEST CONDITIONS | | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|-----|------| | I <sub>VIN_3V3,ActSrc</sub> | current into VIN_3V3 | Active Source mode: V <sub>VBUS</sub> =5.0V, V <sub>VIN_3V3</sub> =3.3V | | 3 | | mA | | I <sub>VIN_3V3,IdlSrc</sub> | current into VIN_3V3 | Idle Source mode: V <sub>VBUS</sub> =5.0V, V <sub>VIN_3V3</sub> =3.3V | | 1.0 | | mA | | P <sub>MstbySrc</sub> | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Source Mode | CCm floating, CCn tied to GND through 5.1k $\Omega$ , V <sub>PP5V</sub> = 5V, V <sub>VIN_3V3</sub> =3.3V, I <sub>VBUS</sub> =0, T <sub>J</sub> =25°C | | 4.5 | | mW | | I <sub>VIN_3V3,SleepSrc</sub> | current into VIN_3V3 | Sleep source mode: V <sub>VBUS</sub> =0V, V <sub>VIN_3V3</sub> =3.3V | | 61 | | μA | | I <sub>PP5V,Sleep</sub> | current into PP5V | Sleep mode: V <sub>VBUS</sub> =0V, V <sub>VIN_3V3</sub> =3.3V | | 2 | | μA | | I <sub>PP5V,ActSrc</sub> | current into PP5V | Active Source mode: V <sub>VBUS</sub> =5.0V, V <sub>VBUS</sub> =5.0V, V <sub>VIN_3V3</sub> =3.3V. No external load on VBUS. | | 0.5 | | mA | # 6.8 PP\_5V Power Switch Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------| | R <sub>PP_5V</sub> | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> =25°C | | 36 | 38 | mΩ | | R <sub>PP_5V</sub> | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> =125°C | | 36 | 53 | mΩ | | I <sub>PP5V_REV</sub> | VBUS to PP5V leakage current | $V_{PP5V}$ = 0V, $V_{VBUS}$ = 5.5V,<br>PP_5V disabled, $T_J \le 85^{\circ}$ C,<br>measure $I_{PP5V}$ | | | 5 | μΑ | | I <sub>PP5V_FWD</sub> | PP5V to VBUS leakage current | $V_{PP5V}$ = 5.5V, $V_{VBUS}$ = 0V,<br>PP_5V disabled, $T_{J} \le 85^{\circ}$ C,<br>measure $I_{VBUS}$ | | | 15 | μΑ | | I <sub>LIM5V</sub> | Current limit setting | 1.5A setting | 2.3 | | 2.70 | Α | | I <sub>LIM5V</sub> | Current limit setting | 3.0A setting | 3.22 | | 3.78 | Α | | I <sub>VBUS</sub> | PP5V to VBUS current sense accuracy | 3.64A ≥ I <sub>VBUS</sub> ≥ 1A | 3.05 | 3.5 | 3.75 | A/V | | V <sub>PP_5V_RCP</sub> | RCP clears and PP_5V starts turning on when $V_{VBUS}$ - $V_{PP5V}$ < $V_{PP_5V\_RCP}$ . Measure $V_{VBUS}$ - $V_{PP5V}$ | | 10 | | 20 | mV | | t <sub>iOS_PP_5V</sub> | response time to VBUS short circuit | VBUS to GND through 10mΩ, C <sub>VBUS</sub> =0 | | 1.15 | | μs | # 6.8 PP\_5V Power Switch Characteristics (continued) Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6V | | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>PP_5V_ovp</sub> | response time to V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> | Enable PP_5V, $I_{RpDef}$ being drawn from PP5V, configure $V_{OVP4RCP}$ to setting 2, ramp $V_{VBUS}$ from 4V to 20V at 100 V/ms, $C_{PP5V} = 2.5 \ \mu F$ , measure time from OVP detection until reverse current < 100 mA | | 4.5 | | μѕ | | t <sub>PP_5V_uvlo</sub> | response time to $V_{PP5V}$ < $V_{PP5V\_UVLO}$ , PP_VBUS is deemed off when $V_{VBUS}$ < 0.8V | R <sub>L</sub> = 100 Ω, no external capacitance on VBUS | | 4 | | μs | | t <sub>PP_5V_rcp</sub> | response time to V <sub>PP5V</sub> < V <sub>VBUS</sub> +V <sub>PP_5V_RCP</sub> | $\begin{split} &V_{PP5V}\text{=}5.5\text{V}, I_{RpDef} \text{ being} \\ &\text{drawn from PP5V, enable} \\ &PP\_5\text{V, configure } V_{OVP4RCP} \\ &\text{to setting 2, ramp } V_{VBUS} \\ &\text{from 4V to 21.5V at 10} \\ &V/\mu\text{s, measure } V_{PP5V}. \\ &C_{PP5V}\text{=}104 \mu\text{F,} \\ &C_{VBUS}\text{=}10\mu\text{F, measure time} \\ &\text{from RCP detection until} \\ &\text{reverse current <}100 \text{mA}. \end{split}$ | | 0.7 | | μѕ | | t <sub>ILIM</sub> | Current limit deglitch time | | | 5.1 | | ms | | ton | from enable signal to VBUS at 90% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5V$ , $C_L = 0$ | 2.3 | 3.3 | 4.3 | ms | | t <sub>OFF</sub> | from disable signal to VBUS at 10% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5V$ , $C_L = 0$ | 0.30 | 0.45 | 0.6 | ms | | t <sub>RISE</sub> | VBUS from 10% to 90% of final value | $R_L = 100 \Omega$ , $V_{PP5V} = 5V$ , $C_L = 0$ | 1.2 | 1.7 | 2.2 | ms | | t <sub>FALL</sub> | VBUS from 90% to 10% of initial value | $R_L = 100 \Omega$ , $V_{PP5V} = 5V$ , $C_L = 0$ | 0.06 | 0.1 | 0.14 | ms | # 6.9 Power Path Supervisory Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------|---------------------------------------------------------------------|------|-----|------|------| | V <sub>OVP4RCP</sub> | VBUS over voltage protection | OVP detected when V <sub>VBUS</sub> > V <sub>OVP4RCP</sub> (rising) | 5.54 | 5.8 | 6.08 | V | | V <sub>OVP4RCP</sub> | VBUS over voltage protection | falling | 5.44 | | 5.94 | V | | | | rising | 3.9 | 4.1 | 4.3 | | | $V_{PP5V\_UVLO}$ | Voltage required on PP5V | falling | 3.8 | 4.0 | 4.2 | V | | | | hysteresis | | 0.1 | | | | I <sub>DSCH</sub> | VBUS discharge current | V <sub>VBUS</sub> = 22V, measure I <sub>VBUS</sub> | 4 | | 15 | mA | ## **6.10 CC Cable Detection Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V $_{VIN~3V3}$ $\leqslant$ 3.6 V | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|---------------------------------------------------------------|--------------------------------------------------------------|------|-----|-----|------|--| | ype-C Source (Rp pull-up) | | | | | | | | | V <sub>OC_3.3</sub> | Unattached CCy open circuit voltage while Rp enabled, no load | $V_{LDO_3V3} > 2.302 \text{ V, R}_{CC} = 47 \text{ k}\Omega$ | 1.85 | | | V | | | V <sub>OC_5</sub> | Attached CCy open circuit voltage while Rp enabled, no load | $V_{PP5V} > 3.802 \text{ V, R}_{CC} = 47 \text{ k}\Omega$ | 2.95 | | | V | | # **6.10 CC Cable Detection Parameters (continued)** Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Unattached reverse current on | $ \begin{array}{l} V_{CCy} = 5.5 \text{V, } V_{CCx} = 0 \text{V,} \\ V_{\text{LDO\_3V3\_UVLO}} < V_{\text{LDO\_3V3}} < 3.6 \text{ V,} \\ V_{\text{PP5V}} = 3.8 \text{ V , measure current} \\ \text{into CCy} \end{array} $ | | | 10 | | | | I <sub>Rev</sub> | ССУ | $\begin{aligned} & V_{\text{CCy}} = 5.5\text{V}, V_{\text{CCx}} = 0\text{V}, \\ & V_{\text{LDO\_3V3\_UVLO}} < V_{\text{LDO\_3V3}} < 3.6 \text{ V}, \\ & V_{\text{PP5V}} = 0, \text{ T}_{\text{J}} {\leqslant} 85^{\circ}\text{C}, \text{ measure} \\ & \text{current into CCy} \end{aligned}$ | | | 10 | μΑ | | I <sub>RpDef</sub> | current source - USB Default | 0 < V <sub>CCy</sub> < 1.0 V, measure I <sub>CCy</sub> | 64 | 80 | 96 | μΑ | | I <sub>Rp1.5</sub> | current source - 1.5A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>CCy</sub> < 1.5 V, measure I <sub>CCy</sub> | 166 | 180 | 194 | μА | | I <sub>Rp3.0</sub> | current source - 3.0A | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>CCy</sub> < 2.45 V, measure I <sub>CCy</sub> | 304 | 330 | 356 | μΑ | #### **6.11 CC VCONN Parameters** Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | R <sub>PP_CABLE</sub> | Rdson of the VCONN path | V <sub>PP5V</sub> =5V, I <sub>L</sub> = 250 mA,<br>measure resistance from PP5V<br>to CCy | | | 1.2 | Ω | | I <sub>LIMVC</sub> | short circuit current limit | $V_{PP5V}$ =5V, $R_L$ =10m $\Omega$ , measure $I_{CCy}$ | 540 | 600 | 660 | mA | | I <sub>CC2PP5V</sub> | Reverse leakage current through VCONN FET | $\begin{split} &\text{VCONN disabled, T}_{\text{J}} \leqslant 85 ^{\text{o}}\text{C}, \\ &\text{V}_{\text{CCy}} = 5.5 \text{V, V}_{\text{PP5V}} = 0 \text{V,} \\ &\text{V}_{\text{VBUS}} = 5\text{V, LDO forced to draw} \\ &\text{from VBUS, measure I}_{\text{CCy}} \end{split}$ | | | 10 | μΑ | | V <sub>VC_OVP</sub> | Over-voltage protection threshold for PP_CABLE | V <sub>PP5V</sub> rising | 5.6 | 5.9 | 6.2 | V | | Vvc rcp | | $V_{PP5V} \geqslant 4.9 \text{ V, } V_{CCy} = V_{PP5V}, \ V_{CCx} \text{ rising}$ | 60 | 200 | 340 | mV | | VC_RCP | sourcing VCONN through CCx | $V_{\text{PP5V}} \geqslant$ 4.9 V, $V_{\text{CCy}} \leqslant$ 4 V, $V_{\text{CCx}}$ rising | 210 | 340 | 470 | mV | | t <sub>VCILIM</sub> | Current clamp deglitch time | | | 1.3 | | ms | | t <sub>PP_CABLE_FSD</sub> | Time to disable PP_CABLE after $V_{PP5V} > V_{VC\_OVP}$ or $V_{CCx} - V_{PP5V} > V_{VC\_RCP}$ | C <sub>L</sub> =0 | | 0.5 | | μs | | t <sub>PP_CABLE_off</sub> | from disable signal to CCy at 10% of final value | I <sub>L</sub> = 250 mA, V <sub>PP5V</sub> = 5V, C <sub>L</sub> =0 | 100 | 200 | 300 | μs | | t <sub>iOS_PP_CABLE</sub> | response time to short circuit | $V_{PP5V}$ =5V, for short circuit R <sub>L</sub> = 10m $\Omega$ . | | 2 | | μs | #### **6.12 Thermal Shutdown Characteristics** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|------| | т | Temperature shutdown threshold | Temperature rising | 145 | 160 | 175 | °C | | T <sub>SD_MAIN</sub> | remperature shutdown threshold | hysteresis | | 20 | | °C | | | Temperature controlled shutdown | Temperature rising | 135 | 150 | 165 | °C | | T <sub>SD_PP5V</sub> | threshold. The PP_5V and PP_CABLE power paths have local sensors that disables them when this temperature is exceeded. | hysteresis | | 10 | | °C | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 6.13 Input/Output (I/O) Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN\_3V3</sub> $\leqslant$ 3.6 V | PAF | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------------------------------------|----------------------------------------------------------|------|-----|------|------| | CHG_HI, CTL, EN | | | | | ' | | | GPIO_VIH | GPIOx high-Level input voltage | V <sub>LDO_3V3</sub> = 3.3V | 1.3 | | | V | | GPIO_VIL | GPIOx low-level input voltage | V <sub>LDO_3V3</sub> = 3.3V | | | 0.54 | V | | GPIO_HYS | GPIOx input hysteresis voltage | V <sub>LDO_3V3</sub> = 3.3V | 0.09 | | | V | | GPIO_ILKG | GPIOx leakage current | V <sub>GPIOx</sub> = 3.45 V | - 1 | | 1 | μΑ | | GPIO_RPD | GPIOx internal pull-down | pull-down enabled | 50 | 100 | 150 | kΩ | | GPIO_DG | GPIOx input deglitch | | | 20 | | ns | | Status Outputs | | | | | ' | | | GPIO_VOL | GPIOx output low voltage | $V_{LDO_3V3}$ = 3.3V, $I_{GPIOx}$ =2mA | | | 0.4 | V | | ADCIN1, ADCIN2 | | | | | | | | ADCIN_ILKG | ADCINx leakage current | V <sub>ADCINX</sub> = 3.45 V, V <sub>VIN_3V3</sub> = 3.3 | - 1 | | 1 | μA | | t <sub>воот</sub> | time from LDO_3V3 going high<br>until ADCINx is read for<br>configuration | | | 10 | | ms | ## 6.14 BC1.2 Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | Advertisem | ent | | | | | | | V <sub>DX_SRC</sub> | Source voltage | C <sub>USB_P</sub> ≤ 600 pF | 0.55 | 0.6 | 0.65 | V | | V <sub>DX_ILIM</sub> | VDX_SRC current limit | | 250 | | 400 | μΑ | | I <sub>DX_SNK</sub> | Sink Current | $V_{USB\_P} \geqslant 250 \text{ mV}$ | 25 | 75 | 125 | μΑ | | I <sub>DX_SNK</sub> | Sink Current | V <sub>USB_N</sub> ≥ 250 mV | 25 | 75 | 125 | μA | | R <sub>DCP_DAT</sub> | Dedicated Charging Port Resistance | $\begin{array}{l} 0.5~V \leqslant V_{USB\_P} \leqslant 0.7~V, 25~\mu A \leqslant \\ I_{USB\_N} \leqslant 175~\mu A \end{array}$ | | | 200 | Ω | # 6.15 I2C Requirements and Characteristics Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | - | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------|------------------------------------------------|-------|-----|------|------| | I2C_EC_IRQ | | | | | | | | OD_VOL_IRQ | Low level output voltage | I <sub>OL</sub> = 2 mA | | | 0.4 | V | | OD_LKG_IRQ | Leakage Current | Output is Hi-Z, V <sub>I2Cx_IRQ</sub> = 3.45 V | - 1 | | 1 | μA | | SDA and SCL Comr | non Characteristics (Slave) | | | | | | | V <sub>IL</sub> | Input low signal | V <sub>LDO_3V3</sub> =3.3V, | | | 0.54 | V | | V <sub>IH</sub> | Input high signal | V <sub>LDO_3V3</sub> =3.3V, | 1.3 | | | V | | V <sub>HYS</sub> | Input hysteresis | V <sub>LDO_3V3</sub> =3.3V | 0.165 | | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> =3 mA | · | | 0.36 | V | | I <sub>LEAK</sub> | Input leakage current | Voltage on pin = V <sub>LDO_3V3</sub> | - 3 | | 3 | μA | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.4 V | 15 | | | mA | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.6 V | 20 | | | mA | | t <sub>f</sub> | Fall time from 0.7*V <sub>DD</sub> to 0.3*V <sub>DD</sub> | $V_{DD}$ = 1.8V, 10 pF $\leq C_b \leq$ 400 pF | 12 | | 80 | ns | | t <sub>f</sub> | Fall time from 0.7*V <sub>DD</sub> to 0.3*V <sub>DD</sub> | $V_{DD}$ = 3.3V, 10 pF $\leq C_b \leq$ 400 pF | 12 | | 150 | ns | | t <sub>SP</sub> | I2C pulse width surpressed | | | | 50 | ns | | Cı | pin capacitance (internal) | | | | 10 | pF | # 6.15 I2C Requirements and Characteristics (continued) Operating under these conditions unless otherwise noted: 3.0 V $\leqslant$ V<sub>VIN 3V3</sub> $\leqslant$ 3.6 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|------|------| | C <sub>b</sub> | Capacitive load for each bus line (external) | | | | 400 | pF | | SDA and SCL St | tandard Mode Characteristics (Slave) | | | | · | | | f <sub>SCLS</sub> | Clock frequency for slave | V <sub>DD</sub> = 1.8V or 3.3V | | | 100 | kHz | | t <sub>VD;DAT</sub> | Valid data time | Transmitting Data, V <sub>DD</sub> = 1.8V or 3.3V, SCL low to SDA output valid | 3.49 | | 3.45 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting Data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 3.45 | μs | | SDA and SCL Fa | ast Mode Characteristics (Slave) | | | | | | | f <sub>SCLS</sub> | Clock frequency for slave | V <sub>DD</sub> = 1.8V or 3.3V | 100 | | 400 | kHz | | $t_{\text{VD;DAT}}$ | Valid data time | Transmitting data, V <sub>DD</sub> = 1.8V,<br>SCL<br>low to SDA output valid | | | 0.9 | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting data, V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | | 0.9 | μs | # **6.16 Typical Characteristics** # 7 Parameter Measurement Information 图 7-1. I<sup>2</sup>C Slave Interface Timing 图 7-2. Short-Circuit Response Time for Internal Power Paths PP\_5V and PP\_CABLE # 8 Detailed Description #### 8.1 Overview The TPS25814 is a fully-integrated USB Type-C Source management device providing cable plug and orientation detection for USB Type-C receptacle. The TPS25814 may also control an attached super-speed multiplexer to simultaneously support USB data. The TPS25814 is divided into several main sections: the cable plug and orientation detection circuitry, the port power switches, the power management circuitry and the digital core. The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion and also automatically detects the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features and more detailed circuitry, see the Cable Plug and Orientation Detection. The port power switches provide power to the VBUS pin and also to the CC1 or CC2 pins based on the detected plug orientation. For a high-level block diagram of the port power switches, a description of its features and more detailed circuitry, see the Power Paths. The TPS25814 has a $I^2$ C slave port to be controlled by host processor (see the $I^2$ C Interface). The TPS25814 also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator. # 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Power Paths The TPS25814 has internal power paths: PP\_5V and PP\_CABLE. Each power path is described in detail in this section. #### 8.3.1.1 Internal Sourcing Power Paths № 8-1 shows the TPS25814 internal sourcing power paths. The TPS25814 features two internal 5-V sourcing power paths. The path from PP5V to VBUS is called PP\_5V. The path from PP5V to CCx is called PP\_CABLE. Each path contains current clamping protection, overvoltage protection, UVLO protection and temperature sensing circuitry. PP\_5V may conduct up to 3 A continuously, while PP\_CABLE may conduct up to 315 mA continuously. When disabled, the blocking FET protects the PP5V rail from high-voltage that may appear on VBUS. 图 8-1. Port Power Switches # 8.3.1.1.1 PP\_5V Current Clamping The current through the internal PP\_5V path are current limited to $I_{LIM5V}$ . The $I_{LIM5V}$ value is configured by the $\overline{CHG\_HI}$ pin as well as ADCIN1 and ADCIN2 pin strapping. When the current through the switch exceeds $I_{LIM5V}$ , the current limiting circuit activates within $t_{iOS\_PP\_5V}$ and the path behaves as a constant current source. If the duration of the overcurrent event exceeds $t_{ILIM}$ , the PP\_5V switch is disabled. #### 8.3.1.1.2 PP\_5V Local Overtemperature Shut Down (OTSD) When PP\_5V clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that T<sub>J</sub>>T<sub>SD\_PP5V</sub> the PP\_5V switch is disabled and the affected port enters the USB Type-C ErrorRecovery state. # 8.3.1.1.3 PP\_5V OVP When the voltage on a port's VBUS pin exceeds $V_{OVP4RCP}$ while PP\_5V is enabled, then PP\_5V is disabled within $t_{PP}$ 5V ovp and the port enters into the Type-C ErrorRecovery state. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 8.3.1.1.4 PP\_5V UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ) while PP\_5V is enabled, then PP\_5V is disabled within $t_{PP\_5V\_uvlo}$ and the port that had PP\_5V enabled enters into the Type-C ErrorRecovery state. #### 8.3.1.1.5 PP\_5Vx Reverse Current Protection If $V_{VBUS}$ - $V_{PP5V} > V_{PP_5V_RCP}$ , then the PP\_5V path is automatically disabled within $t_{PP_5V_rcp}$ . If the RCP condition clears, then the PP\_5V path is automatically enabled within $t_{ON}$ . #### 8.3.1.1.6 PP\_CABLE Current Clamp When enabled and providing VCONN power the TPS25814 PP\_CABLE power switch clamps the current to $I_{VCON}$ . When the current through the PP\_CABLE switch exceeds $I_{VCON}$ , the current clamping circuit activates within $t_{iOS\ PP\ CABLE}$ and the switch behaves as a constant current source. #### 8.3.1.1.7 PP\_CABLE Local Overtemperature Shut Down (OTSD) When PP\_CABLE clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that $T_J > T_{SD\_PP5V}$ the PP\_CABLE switch is disabled and latched off within $t_{PP\_CABLE\_off}$ . The port then enters the USB Type-C ErrorRecovery state. # 8.3.1.1.8 PP\_CABLE UVLO If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ), then the PP\_CABLE switch is automatically disabled within $t_{PP\ CABLE\ off}$ . #### 8.3.2 Cable Plug and Orientation Detection 8-2 shows the plug and orientation detection block at each CCy pin (CC1, CC2). Each pin has identical detection circuitry. 图 8-2. Plug and Orientation Detection Block Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 8.3.2.1 Configured as a Source When configured as a source, the TPS25814 detects when a cable or a Sink is attached using the CC1 and CC2 pins. When in a disconnected state, the TPS25814 monitors the voltages on these pins to determine what, if anything, is connected. See *USB Type-C Specification* for more information. 表 8-1 shows the Cable Detect States for a Source. 表 8-1. Cable Detect States for a Source | CC1 | CC2 | CONNECTION STATE | RESULTING ACTION | |------|------|------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Open | Open | Nothing attached | Continue monitoring both CCy pins for attach. Power is not applied to VBUS or VCONN. | | Rd | Open | Sink attached | Monitor CC1 for detach. Power is applied to VBUS but not to VCONN (CC2). | | Open | Rd | Sink attached | Monitor CC2 for detach. Power is applied to VBUS but not to VCONN (CC1). | | Ra | Open | Powered Cable-No UFP attached | Monitor CC2 for a Sink attach and CC1 for cable detach. Power is not applied to VBUS or VCONN (CC1). | | Open | Ra | Powered Cable-No UFP attached | Monitor CC1 for a Sink attach and CC2 for cable detach. Power is not applied to VBUS or VCONN (CC1). | | Ra | Rd | Powered Cable-UFP Attached | Provide power on VBUS and VCONN (CC1) then monitor CC2 for a Sink detach. CC1 is not monitored for a detach. | | Rd | Ra | Powered Cable-UFP attached | Provide power on VBUS and VCONN (CC2) then monitor CC1 for a Sink detach. CC2 is not monitored for a detach. | | Rd | Rd | Debug Accessory Mode attached | Sense either CCy pin for detach. | | Ra | Ra | Audio Adapter Accessory<br>Mode attached | Sense either CCy pin for detach. | When a TPS25814 port is configured as a Source, a current $I_{RpDef}$ is driven out each CCy pin and each pin is monitored for different states. When a Sink is attached to the pin a pull-down resistance of Rd to GND exists. The current $I_{RpDef}$ is then forced across the resistance Rd generating a voltage at the CCy pin. The TPS25814 applies $I_{RpDef}$ until it closes the switch from PP5V to VBUS, at which time it may change to $I_{Rp1.5A}$ or $I_{Rp3.0A}$ . When the CCy pin is connected to an active cable VCONN input, the pull-down resistance is different (Ra). In this case the voltage on the CCy pin will be lower and the TPS25814 recognizes it as an active cable. The voltage on CCy is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on CCy subsequently rises above the disconnect threshold for t<sub>CC</sub>, the system registers a disconnection. #### 8.3.3 Overvoltage Protection (CC1, CC2) The TPS25814 detects when the voltage on the CC1 or CC2 pin is too high or there is reverse current into the PP5V pin and takes action to protect the system. The protective action is to disable PP\_CABLE within tpp\_CABLE\_FSD and disable the USB PD transmitter. 图 8-3. Overvoltage and Reverse Current Protection for CC1 and CC2 #### 8.3.4 Default Behavior Configuration (ADCIN1, ADCIN2) The ADCINx pins must be externally tied to the LDO\_3V3 pin via a resistive divider as shown in the following figure. At power-up the ADC converts the ADCINx voltage and the digital core uses these two values to determine the I<sup>2</sup>C slave address. 图 8-4. ADCINx Resistor Divider The device behavior is determined in several ways depending upon the decoded value of the ADCIN1 and ADCIN2 pins. The following table shows the decoded values for different resistor divider ratios. See *Pin Strapping to Configure Default Behavior* for details on how the ADCINx configurations determine default device behavior. See *I*<sup>2</sup>*C Address Setting* for details on how ADCINx decoded values affects default I<sup>2</sup>*C* slave address. | 表 8-2. Decodi | ng of ADCIN1 and | <b>ADCIN2 Pins</b> | |---------------|------------------|--------------------| | | | | | $DIV = R_{DOWN} / (R_{UP} + R_{DOWN})$ | | Without Using | Without Using ADCINx Dec | | coded Value | | |----------------------------------------|--------|---------------|--------------------------------------|-----------|-------------|-----------| | MIN | Target | MAX | R <sub>UP</sub> or R <sub>DOWN</sub> | ADCINx[2] | ADCINx[1] | ADCINx[0] | | 0 | 0.0114 | 0.0228 | tie to GND | 0 | 0 | 0 | | 0.0229 | 0.0475 | 0.0722 | N/A | 0 | 0 | 1 | | 0.0723 | 0.1074 | 0.1425 | N/A | 0 | 1 | 0 | | 0.1425 | 0.1899 | 0.2372 | N/A | 0 | 1 | 1 | | 0.2373 | 0.3022 | 0.3671 | N/A | 1 | 0 | 0 | | 0.3672 | 0.5368 | 0.7064 | tie to LDO_1V5 | 1 | 0 | 1 | | 0.7065 | 0.8062 | 0.9060 | N/A | 1 | 1 | 0 | | 0.9061 | 0.9530 | 1.0 | tie to LDO_3V3 | 1 | 1 | 1 | #### 8.3.5 BC 1.2 (USB\_P, USB\_N) The TPS25814 supports BC 1.2 as a Downstream Port using the hardware shown in the following figure. 图 8-5. BC1.2 Hardware Components #### 8.3.6 Digital Interfaces The TPS25814 contains several different digital interfaces which may be used for communicating with other devices. The available interfaces include one I<sup>2</sup>C Slave, and additional inputs and outputs. ## 8.3.6.1 Fault Indicators ( FAULT) When the PP\_5Vx power path is clamping the current, the FAULT pin is asserted. It is de-asserted when the sink is unplugged or when the TPS25814 enters the Error Recovery state due to an OTSD event. #### 8.3.6.2 Sink Attachment Indicator ( SINK) When the TPS25814 detects a valid sink attachment it asserts the SINK pin. The pin is de-asserted when the sink is detached or the TPS25814 enters the Error Recovery state due to an OTSD event. #### 8.3.6.3 Polarity Indicator ( POL) When the $\overline{\text{SINK}}$ pin is asserted, the TPS25814 will also assert the $\overline{\text{POL}}$ pin if CC2 is connected to the CC wire in the plug. This pin will be de-asserted upon detachment of the sink. $\overline{\text{POL}}$ can connect to the FLIP pin of the TUSB1046 for example. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 8.3.6.4 Power Management ( CHG HI) The TPS25814 will adjust its current advertisement and its current limit when the CHG\_HI pin changes state. When the CHG\_HI pin is high, the TPS25814 will limit its current advertisement to the minimum current value. When the pin is low, the maximum current is advertised. The ADCIN2 pin is used to configure the minimum and maximum current (see *Pin Strapping to Configure Default Behavior*). To enable this behavior, the ADCIN1 must be set to enable SPM (see Pin Strapping to Configure Default Behavior). Note that until the SINK pin is asserted, the TPS25814 will set its Type-C current advertisement to USB default current. 表 8-3. CHG\_HI usage | ADCIN1[0] | CHG_HI pin state | Current Advertisement and Current Limit | |-----------|------------------|------------------------------------------------------------| | 1 | Low | Maximum Current (1.5 A or 3.0 A depending on ADCIN2) | | 1 | High | Minimum Current (USB default or 1.5 A depending on ADCIN2) | | 0 | High or Low | Maximum Current (1.5 A or 3.0 A depending on ADCIN2) | #### 8.3.6.5 Battery Charging Control (CTL) The system can control the mode of the BC 1.2 charging used. The TPS25814 will implement the Dedicated Charging Port (DCP) mode or the Charging Data Port (CDP) mode. 表 8-4. BC 1.2 Mode Control (CTL) | CTL pin state | ADCIN2[0] Decoded Value | BC 1.2 Charging Mode | |---------------|-------------------------|----------------------| | Low | 0 or 1 | CDP | | High | 0 | DCP | | High | 1 | DCP Auto Mode1 | #### 8.3.6.6 Debug Accessory Detection ( DEBUG) If the TPS25814 detects the attachment of a Type-C debug accessory (Rd, Rd), then it will assert the DEBUG pin low. Otherwise this pin is Hi-Z. #### 8.3.6.7 Disable the Port (EN) The system may force the TPS25814 to disable the port by forcing the EN pin low. This forces the TPS25814 into the Type-C Error Recovery state. Note that the TPS25814 has an internal pull-down on this pin (GPIO\_RPD). #### 8.3.6.8 I<sup>2</sup>C Interface The TPS25814 features an $I^2C$ interface that each use an $I^2C$ I/O driver like the one shown in 8 8-6. This I/O consists of an open-drain output and in input comparator with de-glitching. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 8.3.7 I<sup>2</sup>C Interface The TPS25814 has an I<sup>2</sup>C slave interface port: I2C\_EC . I<sup>2</sup>C port I2C\_EC is comprised of the I2C\_EC\_SDA, I2C\_EC\_SCL, and I2C\_EC\_IRQ pins. These interfaces provide general status information about the TPS25814, as well as the ability to control the TPS25814 behavior, and providing information about connections detected at the USB-C receptacle. 表 8-5. I<sup>2</sup>C Summary | I2C Bus | Type | Typical Usage | |---------|-------|-----------------------------------------| | I2C_EC | Slave | Connect to an Embedded Controller (EC). | #### 8.3.7.1 I<sup>2</sup>C Interface Description The TPS25814 supports Standard and Fast mode I<sup>2</sup>C interfaces. The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pull-up resistor. Data transfer may be initiated only when the bus is not busy. A master sending a Start condition, a high-to-low transition on the SDA input and output, while the SCL input is high initiates I<sup>2</sup>C communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The master sends a Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high. Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. The master receiver holding the SDA line high does this. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. 图 8-7 shows the start and stop conditions of the transfer. 图 8-8 shows the SDA and SCL signals for transferring a bit. 图 8-9 shows a data transfer sequence with the ACK or NACK at the last clock pulse. 图 8-7. I<sup>2</sup>C Definition of Start and Stop Conditions Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 图 8-8. I<sup>2</sup>C Bit Transfer 图 8-9. I<sup>2</sup>C Acknowledgment #### 8.3.7.2 I<sup>2</sup>C Clock Stretching The TPS25814 features clock stretching for the I<sup>2</sup>C protocol. The TPS25814 slave I<sup>2</sup>C port may hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The master communicating with the slave must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the slave is clock stretching, the clock line remains low. The master must wait until it observes the clock line transitioning high plus an additional minimum time (4 $\mu$ s for standard 100-kbps I<sup>2</sup>C) before pulling the clock low again. Any clock pulse may be stretched but typically it is the interval before or after the acknowledgment bit. #### 8.3.7.3 I<sup>2</sup>C Address Setting The host should only use I2C\_EC\_SCL/SDA for loading a patch bundle. Once the boot process is complete, each port has a unique slave address on the I2C\_EC\_SCL/SDA bus as selected by the ADCINx pins. | ADCIN1 Decoding Slave Address | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|-------|-------|-------|-------|----------|--------|-----------|-----------| | ADCIN1[1] ADCIN1[0] Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 0 0 0 1 0 0 0 0 0 0 1 0 1 0 0 0 0 1 1 0 0 1 0 0 0 1 0 | | Slave Address | | | | | Decoding | ADCIN1 | | | | 0 0 0 1 0 0 0 0 0 0 1 0 1 0 0 0 0 1 1 0 0 1 0 0 0 1 0 | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | ADCIN1[0] | ADCIN1[1] | | 0 1 0 1 0 0 0 0 1 1 0 0 1 0 0 1 0 | R/W | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 1 0 0 1 0 0 1 0 | R/W | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | | R/W | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | R/W | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 表 8-6. I<sup>2</sup>C Default Slave Address for I2C\_EC\_SCL/SDA. # 8.3.7.4 Unique Address Interface The Unique Address Interface allows for complex interaction between an $I^2C$ master and a single TPS25814. The $I^2C$ Slave sub-address is used to receive or respond to Host Interface protocol commands. 288-10 and 38-11 show the write and read protocol for the $I^2C$ slave interface, and a key is included in 38-12 to explain the terminology used. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 图 8-11. I<sup>2</sup>C Unique Address Read Register Protocol 图 8-12. I<sup>2</sup>C Read/Write Protocol Key #### 8.4 Device Functional Modes #### 8.4.1 Pin Strapping to Configure Default Behavior During the boot procedure, the device will read the ADCINx pins and set the configurations based on the table below. | 表 8-7. Device Configuration using ADCIN | Configuration using A | ADCIN1 | |-----------------------------------------|-----------------------|--------| |-----------------------------------------|-----------------------|--------| | ADCIN1 Decoded | Value (1) | I <sup>2</sup> C Address Index (2) | CDM Enabled | | | |----------------|-----------|------------------------------------|----------------------|----------------|--| | ADCIN1[2] | ADCIN1[1] | ADCIN1[0] | I-C Address maex (-/ | SPINI Eliabled | | | 0 | 0 | 0 | #1 | | | | 0 | 0 | 1 | #2 | no | | | 0 | 1 | 0 | #3 | no | | | 0 | 1 | 1 | #4 | | | | 1 | 0 | 0 | #1 | | | | 1 | 0 | 1 | #2 | 100 | | | 1 | 1 | 0 | #3 | yes | | | 1 | 1 | 1 | #4 | | | | | | | | | | - (1) See $\frac{1}{8}$ 8-6 to see the exact meaning of I<sup>2</sup>C Address Index. - (2) See 表 8-2 for how to configure a given ADCINx decoded value. 表 8-8. Device Configuration using ADCIN2 | ADCIN2 Decoded Value (1) | | | Minimum Current <sup>(2)</sup> | Maximum | DCP Mode | |--------------------------|-----------|-----------|--------------------------------|---------|-----------------| | ADCIN2[2] | ADCIN2[1] | ADCIN2[0] | | Current | DCP Wode | | 0 | 0 | 0 | | 1.5A | DCP | | 0 | 0 | 1 | USB Default | 1.5A | DCP Auto Mode 1 | | 0 | 1 | 0 | OSB Delault | 3A | DCP | | 0 | 1 | 1 | | | DCP Auto Mode 1 | | 1 | 0 | 0 | | 1.5A | DCP | | 1 | 0 | 1 | 1.5A | 1.5A | DCP Auto Mode 1 | | 1 | 1 | 0 | | 3A | DCP | | 1 | 1 | 1 | | JA JA | DCP Auto Mode 1 | - (1) See 表 8-2 for how to configure a given ADCINx decoded value. - (2) Requires SPM to be enabled via ADCIN1. #### 8.4.2 Power States The TPS25814 may operate in one of three different power states: Active, Idle, or Sleep. The Modern Standby mode is a special case of the Idle mode. The functionality available in each state is summarized in the following table. The device will automatically transition between the three power states based on the circuits that are active and required, see the following figure. In the Sleep State the TPS25814 will detect a Type-C connection. Transitioning between the Active mode to the Idle mode requires a period of time (T) without any of the following activity: - Change in CC status. - GPIO input event. - I<sup>2</sup>C transactions. - · Voltage alert. - Fault alert. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 图 8-13. Flow Diagram For Power States 表 8-9. Power Consumption States. | The second secon | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------|----------------------------------------------|---------------------------|--| | | Active Source Mode <sup>(1)</sup> | Idle Source Mode <sup>(2)</sup> | Modern Standby Source<br>Mode <sup>(4)</sup> | Sleep Mode <sup>(3)</sup> | | | PP_5V | enabled | enabled | enabled | disabled | | | PP_CABLE | enabled | enabled | disabled | disabled | | | external CC1 termination | Rd | Rd | Rd | open | | | external CC2 termination | open | open | open | open | | - (1) This mode is used for: $I_{VIN\_3V3,ActSrc}$ - (2) This mode is used for: I<sub>VIN\_3V3,IdISrc</sub> - (3) This mode is used for: I<sub>VIN\_3V3,SleepSrc</sub> - (4) This mode is used for: P<sub>MstbySrc</sub> #### 8.4.3 Schottky for Current Surge Protection To prevent the possibility of large ground currents into the TPS25814 during sudden disconnects due to inductive effects in a cable, it is recommended that a Schottky diode be placed from VBUS to ground as shown in 图 8-14. 图 8-14. Schottky for Current Surge Protection #### 8.4.4 Thermal Shutdown The TPS25814 features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of $T_{SD\_MAIN}$ . The temperature shutdown has a hysteresis of $T_{SDH\_MAIN}$ and when the temperature falls back below this value, the device resumes normal operation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated The power path thermal shutdown monitors the temperature of each internal PP5V-to-VBUS power path and disables both power paths and the VCONN power path when either exceeds $T_{SD\_PP5V}$ . Once the temperature falls by at least $T_{SDH\_PP5V}$ the path can be configured to resume operation or remain disabled until re-enabled by firmware. # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 9.1 Application Information The TPS25814 is a Type-C DFP controller that supports all Type-C DFP required functions. The TPS25814 Only applies power to VBUS when it detects that a UFP is attached and removes power when it detects the UFP is detached. The device exposes its identity via its CC pin advertising its current capability based on the CHG\_HI pin settings. The TPS25814 also limits its advertised current internally and provides robust protection to a fault on the system VBUS power rail. After a connection is established by the TPS25814, the device is capable of providing VCONN to power circuits in the cable plug on the CC pin that is not connected to the CC wire in the cable. VCONN is internally current limited and is supplied by PP5V. The TPS25814 is also capable of supporting BC 1.2 compliant charging schemes of a Charging Data Port (CDP) and a Dedicated Charging Port (DCP). The CTL pin changes which charging modes are activated to the connected portable device. The following design procedure can be used to implement a full featured Type-C DFP. #### 9.2 Typical Application #### 9.2.1 Type C DFP Port Implementation with Embedded Controller § 9-1 shows a Type-C DFP implementation where the TPS25814 is connected to an embedded controller. The embedded controller will have the ability to communicate with the TPS25814 via I²C, as well as change the charge current advertisement and BC 1.2 charging scheme. 图 9-1. Type C DFP Port Implementation # 9.2.1.1 Detailed Design Procedure #### 9.2.1.1.1 Type-C Connector VBUS Capacitors The first level of protection starts at the Type-C connector and the VBUS pin capacitors. These capacitors help filter out high frequency noise but can also help absorb short voltage transients. Each VBUS pin should have a 10-nF capacitor rated at or above 25 V and placed as close to the pin as possible. The GND pin on the capacitors should have very short path to GND on the connector. The derating factor of ceramic capacitors should be taken into account as they can lose more than 50% of their effective capacitance when biased. Adding the VBUS capacitors can help reduce voltage spikes by 2 V to 3 V. #### 9.2.1.1.2 VBUS Schottky and TVS Diodes Schottky diodes are used on VBUS to help absorb large GND currents when a Type-C cable is removed while drawing high current. The inductance in the cable will continue to draw current on VBUS until the energy stored is dissipated. Higher currents could cause the body diodes on IC devices connected to VBUS to conduct. When the current is high enough it could damage the body diodes of IC devices. Ideally, a VBUS Schottky diode should have a lower forward voltage so it can turn on before any other body diodes on other IC devices. Schottky diodes on VBUS also help during hard shorts to GND which can occur with a faulty Type-C cable or damaged Type-C PD device. VBUS could ring below GND which could damage devices hanging off of VBUS. The Schottky diode will start to conduct once VBUS goes below the forward voltage. When the TPS25814 is the only device connected to VBUS, place the Schottky Diode close to the VBUS pin of the TPS25814. TVS Diodes help suppress and clamp transient voltages. Most TVS diodes can fully clamp around 10 ns and can keep the VBUS at their clamping voltage for a period of time. Looking at the clamping voltage of TVS diodes after they settle during a transient will help decide which TVS diode to use. The peak power rating of a TVS diode must be able to handle the worst case conditions in the system. #### 9.2.1.1.3 VBUS Snubber Circuit 图 9-2. VBUS Snubber Another method of clamping the USB Type-C VBUS is to use a VBUS RC Snubber. An RC Snubber is smaller than a TVS diode, and typically more cost effective as well. An RC Snubber works by modifying the characteristic of the total RLC response in the USB Type-C cable hot-plug from being under-damped to critically-damped or over-damped. So rather than clamping the overvoltage directly, it changes the hot-plug response from under-damped to critically-damped, so the voltage on VBUS does not ring at all; so the voltage is limited, but without requiring a clamping element like a TVS diode. However, the USB Type-C and Power Delivery specifications limit the range of capacitance that can be used on VBUS for the RC snubber. VBUS capacitance must have a minimum 1 $\mu$ F and a maximum of 10 $\mu$ F. The RC snubber values chosen support up to 4 m USB Type-C cable (maximum length allowed in the USB Type-C specification) being hot plugged, is to use 4.7- $\mu$ F capacitor in series with a 3.48- $\Omega$ resistor. In parallel with the RC Snubber a 1- $\mu$ F capacitor is used, which always ensures the minimum USB Type-C VBUS capacitance specification is met. This circuit is shown in $\mathbb{Z}$ 9-2. #### 9.2.1.2 Application Curves # 10 Power Supply Recommendations ## 10.1 3.3-V Power #### 10.1.1 VIN\_3V3 Input Switch The VIN\_3V3 input is the main supply of the TPS25814 device. The VIN\_3V3 switch is a uni-directional switch from VIN\_3V3 to LDO\_3V3, not allowing current to flow backwards from LDO\_3V3 to VIN\_3V3. This switch is on when the 3.3 V supply is available. The recommended capacitance $C_{\text{VIN}\_3V3}$ (see the Recommended Capacitance in the Specifications section) should be connected from the VIN\_3V3 pin to the GND pin ). #### 10.2 1.5-V Power The internal circuitry is powered from 1.5 V. The 1.5-V LDO steps the voltage down from LDO\_3V3 to 1.5 V. The 1.5-V LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance $C_{LDO\_1V5}$ (see the Recommended Capacitance in the *Specifications* section) from the LDO\_1V5 pin to the GND pin. #### 10.3 Recommended Supply Load Capacitance The Recommended Capacitance in the *Specifications* section lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # 11 Layout ## 11.1 Layout Guidelines Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the TPS25814 power path. The combination of power and high speed data signals are easily routed if the following guidelines are followed. It is a best practice to consult with board manufacturing to verify manufacturing capabilities. #### 11.1.1 Top TPS25814 Placement and Bottom Component Placement and Layout When the TPS25814 is placed on top and its components on bottom the solution size will be at its smallest. # 11.2 Layout Example Follow the differential impedances for Super / High Speed signals defined by their specifications (DisplayPort - AUXN/P and USB2.0). All I/O will be fanned out to provide an example for routing out all pins, not all designs will utilize all of the I/O on the TPS25814. 图 11-1. Example Schematic #### 11.3 Component Placement Top and bottom placement is used for this example to minimize solution size. The TPS25814 is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the components on the bottom side, it is recommended that they are placed directly under the TPS25814. When placing the VBUS and PPHV capacitors it is easiest to place them with the GND terminal of the capacitors to face outward from the TPS25814 or to the side since the drain connection pads on the bottom layer should not be connected to anything and left floating. All other components that are for pins on the GND pad side of the TPS25814 should be placed where the GND terminal is underneath the GND pad. The CC capacitors should be placed on the same side as the TPS25814 close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended. The ADCIN1/2 voltage divider resistors can be placed where convenient. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated The figures below show the placement in 2-D and 3-D. ## 11.4 Routing and View Placement On the top side, create pours for PP5V and VBUS. Connect PP5V and VBUS from the top layer to the bottom layer using at least 6, 8-mil hole and 16-mil diameter vias. See 2 11-6 for the recommended via sizing. The via placement and copper pours are highlighted in 2 11-7. 图 11-6. Recommended Minimum Via Sizing 图 11-7. Via Placement - Top Layer 图 11-8. Via Placement - Bottom Layer 图 11-9. Routing - Top Layer 图 11-10. Routing - Bottom Layer # 12 Device and Documentation Support # 12.1 Device Support #### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 #### **12.2 Documentation Support** #### 12.2.1 Related Documentation - USB-PD Specifications - · USB Power Delivery Specification #### 12.3 支持资源 TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 25-Mar-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TPS25814RSMR | ACTIVE | VQFN | RSM | 32 | 3000 | RoHS & Green | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 105 | 25814 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 4 x 4, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司