TUSB4041I-Q1 ZHCSDY5C - JULY 2015 -**REVISED JULY 2024** # TUSB4041I-Q1 四端口 USB 2.0 集线器 ## 1 特性 - 符合汽车应用要求 - 具有符合 AEC-Q100 标准的下列特性 - 器件温度等级 3: -40°C 至 85°C 环境工作温度 范围 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C5 - 四端口 USB 2.0 集线器 - USB 2.0 集线器特性: - 多个转发器 (MTT) 集线器:四个转发器 - 每个事务转换器具有四个异步端点缓冲器 - 支持 USB 电池充电 - CDP 模式 (上行端口已连接) - DCP 模式 (上行端口未连接) - DCP 模式符合中国电信行业标准 YD/T 1591-2009 - 支持 D+ 和 D 分压器模式 - 支持每端口或成组电源开关以及过流通知输入 - OTP ROM、串行 EEPROM 或 I<sup>2</sup>C 和 SMBus 目标 接口可实现定制配置: - V<sub>ID</sub>和P<sub>ID</sub> - 可定制的端口 - 制造商和产品字符串(非通过 OTP ROM) - 序列号(非通过 OTP ROM) - 可使用引脚选择或使用 EEPROM、I<sup>2</sup>C 或 SMBus 目标接口选择应用特性 - 提供 128 位通用唯一标识符 (UUID) - 支持通过 USB 2.0 上行端口进行板载和系统内 OTP 与 EEPROM 编程 - 单个时钟输入、24MHz 晶体或晶振 - DM/DP 极性交换 - 兼容 Type C - 无特殊驱动程序要求;可与任一支持 USB 堆叠的操 作系统无缝工作 - 64 引脚 HTQFP 封装 (PAP) ### 2 应用 - 汽车 - 计算机系统 - 扩展坞 - 监视器 - 机顶盒 ## 3 说明 TUSB4041I-Q1 器件是一款四端口 USB 2.0 集线器。 该器件可在上行端口上提供 USB 高速或全速连接。该 器件还可在下行端口上提供 USB 高速、全速或者低速 连接。当上行端口连接至仅支持高速、全速和低速连接 的电气环境中时,下行端口上的高速、全速和低速 USB 连接被启用。当上行端口被连接到一个只支持全 速或低速连接的电气环境中时,下行端口上的 USB 高 速连接被禁用。 TUSB4041I-Q1 器件支持每端口或者成组电源开关和 过流保护。该器件同时还支持电池充电应用。 单独控制端口电源型集线器会根据 USB 主机请求为每 个下行端口开启或关闭电源。另外,当单独控制端口电 源型集线器感测到过流事件时,仅为受影响的下行端口 关闭电源。 当任一端口需要电源时,成组集线器将开启所有下行端 口的电源。只有当所有端口处于电源可被移除的状态 时,到下行端口的电源才可被关闭。另外,当成组集线 器感测到过流事件时,将关闭所有下行端口的电源。 TUSB4041I-Q1 器件的下行端口可提供 USB 电池充电 下行端口 (CDP) 握手支持,从而为电池充电应用提供 支持。未连接上行端口时,该器件还支持专用充电端口 (DCP) 模式。DCP 模式符合 USB 电池充电规范和中 国电信行业标准 YD/T 1591-2009。此外,未连接上行 端口时,自动模式能够为 BC 器件以及支持分压器模式 充电解决方案的器件提供透明支持。 TUSB4041I-Q1 器件能够为包括电池充电支持在内的一些特性提供引脚配置 (strap),还能够通过 OTP ROM、 $I^2$ C EEPROM 或通过 $I^2$ C 和 SMBus 目标接口为 $P_{ID}$ 、 $V_{ID}$ 、定制端口和物理层配置提供定制服务。使用 $I^2$ C EEPROM 或 $I^2$ C 和 SMBus 目标接口时,还可以提供定制字符串支持。 该器件采用 64 引脚 PAP 封装,工业版的工作温度范围为-40°C 到 85°C。 ### 封装信息(1) | 器件型号 | 封装 | 封装尺寸 <sup>(2)</sup> | |--------------|------------|---------------------| | TUSB4041I-Q1 | HTQFP (64) | 12mm × 12mm | - (1) 有关所有可用封装,请参阅节 11。 - (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 典型应用 # **Table of Contents** | 1 特性 | 1 | 8.6 Product ID MSB Register | 31 | |------------------------------------------|---|------------------------------------------------|----| | 2 应用 | | 8.7 Device Configuration Register | 32 | | 3 说明 | | 8.8 Battery Charging Support Register | 34 | | 4 Pin Configuration and Functions | | 8.9 Device Removable Configuration Register | 34 | | 5 Specifications | | 8.10 Port Used Configuration Register | 36 | | 5.1 Absolute Maximum Ratings | | 8.11 Device Configuration Register 2 | 36 | | 5.2 ESD Ratings | | 8.12 USB 2.0 Port Polarity Control Register | 38 | | 5.3 Recommended Operating Conditions | | 8.13 UUID Byte N Register | | | 5.4 Thermal Information | | 8.14 Language ID LSB Register | 39 | | 5.5 3.3-V I/O Electrical Characteristics | | 8.15 Language ID MSB Register | | | 5.6 Power-Up Timing Requirements | | 8.16 Serial Number String Length Register | 41 | | 5.7 Hub Input Supply Current | | 8.17 Manufacturer String Length Register | 42 | | 6 Detailed Description | | 8.18 Product String Length Register | 42 | | 6.1 Overview | | 8.19 Serial Number String Registers | 43 | | 6.2 Functional Block Diagram | | 8.20 Manufacturer String Registers | 43 | | 6.3 Feature Description | | 8.21 Product String Byte N Register | 43 | | 6.4 Device Functional Modes | | 8.22 Additional Feature Configuration Register | 44 | | 7 Application and Implementation | | 8.23 Device Status and Command Register | 44 | | 7.1 Application Information | | 9 Device and Documentation Support | 45 | | 7.2 Typical Application | | 9.1 Documentation Support | 45 | | 7.3 Power Supply Recommendations | | 9.2 接收文档更新通知 | 45 | | 7.4 Layout | | 9.3 支持资源 | 45 | | 8 Register Maps | | 9.4 Trademarks | 45 | | 8.1 Configuration Registers | | 9.5 静电放电警告 | 45 | | 8.2 ROM Signature Register | | 9.6 术语表 | | | 8.3 Vendor ID LSB Register | | 10 Revision History | | | 8.4 Vendor ID MSB Register | | 11 Mechanical, Packaging, and Orderable | | | 8.5 Product ID LSB Register | | Information | 46 | | | | | | ## 4 Pin Configuration and Functions NC = No internal connection 图 4-1. PAP Package 64-Pin HTQFP With PowerPAD™ Top View #### **Pin Functions** | PIN | | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | |-----------------|------------------------|--------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NAME NO. | | I I FEV | DESCRIPTION | | | | | | CLOCK AND RESET | LOCK AND RESET SIGNALS | | | | | | | | | GRSTz | 18 | ı | PU | Global power reset. This reset brings all of the TUSB4041I-Q1 device internal registers to the default state. When the GRSTz pin is asserted, the device is completely nonfunctional. | | | | | | XI | 30 | I | _ | Crystal input. This pin is the crystal input for the internal oscillator. The input can alternately be driven by the output of an external oscillator. When using a crystal, a 1- $\mbox{M}\Omega$ feedback resistor is required between the XI and XO pins. | | | | | | хо | 29 | 0 | _ | Crystal output. This pin is the crystal output for the internal oscillator. If the XI pin is driven by an external oscillator, this pin can be left unconnected. When using a crystal, a 1-M $\Omega$ feedback resistor is required between the XI and XO pins. | | | | | 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated | PIN | | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | |------------------|---------|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 0 | | 2200 All 110 A | | USB UPSTREAM SIG | NALS | | | | | USB_DM_UP | 22 | I/O | _ | USB high-speed differential transceiver (negative) | | USB_DP_UP | 21 | I/O | _ | USB high-speed differential transceiver (positive) | | USB_R1 | 32 | I | _ | Precision resistor reference. Connect a 9.53-k $\Omega$ ±1% resistor between the USB_R1 pin and ground. | | USB_VBUS | 16 | I | _ | USB upstream port power monitor. The VBUS detection requires a voltage divider. The signal USB_VBUS must be connected to VBUS through a 90.9-k $\Omega$ ±1% resistor and to ground through a 10-k $\Omega$ ±1% resistor from the signal to ground. | | USB DOWNSTREAM | SIGNALS | | | | | | | | | USB port 1 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 1. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR1z | 14 | ı | PU | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 2 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 2. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR2z | 15 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | If power management is not implemented, leave this pin unconnected. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 3 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 3. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR3z | 12 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 4 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 4. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR4z | 11 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 1 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 1. | | PWRCTL1/BATEN1 | 4 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for port 1 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | 0 = Battery charging not supported | | | | | | 1 = Battery charging supported | | | | | | USB port 2 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 2. | | PWRCTL2/BATEN2 | 3 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 2 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | 0 = Battery charging not supported | | | | | | 1 = Battery charging supported | | PIN | | (4) | (1) | Tim Functions ( 庆 ) | | | | |---------------------------------|--------------|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | | | | USB port 3 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 3. | | | | | PWRCTL3/BATEN3 | 1 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 3 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | | | | 0 = Battery charging not supported | | | | | | | | | 1 = Battery charging supported | | | | | | | | | USB port 4 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 4. | | | | | PWRCTL4/BATEN4 | 64 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 4 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | | | | 0 = Battery charging not supported | | | | | | | | | 1 = Battery charging supported | | | | | USB_DM_DN1 | 34 | | | | | | | | USB_DM_DN2 | | | | USB high-speed differential transceiver (negative) | | | | | USB_DM_DN3 | 50 | I/O | - | OSB flight-speed differential transceiver (flegative) | | | | | USB_DM_DN4 57 | | | | | | | | | USB_DP_DN1 | SB_DP_DN1 33 | | | | | | | | USB_DP_DN2 | 41 | I/O | _ | LICP high around differential transaction (negitive) | | | | | USB_DP_DN3 | 49 | | | USB high-speed differential transceiver (positive) | | | | | USB_DP_DN4 | 56 | | | | | | | | I <sup>2</sup> C AND SMBus SIGN | ALS | | | | | | | | | | | D PD | I <sup>2</sup> C clock/SMBus clock. The function of this pin depends on the setting of the SMBUSz input. | | | | | SCL/SMBCLK | 6 | I/O | | When SMBUSz = 1, this pin functions as the serial clock interface for an $I^2C$ EEPROM. | | | | | | | | | When SMBUSz = 0, this pin functions as the serial clock interface for an SMBus host. | | | | | | | | | This pin can be left unconnected if external interface not implemented. | | | | | | | | | I <sup>2</sup> C data/SMBus data. The function of this pin depends on the setting of the SMBUSz input. | | | | | SDA/SMBDAT | 5 | I/O | PD | When SMBUSz = 1, this pin functions as the serial data interface for an I <sup>2</sup> C EEPROM. | | | | | | | | | When SMBUSz = 0, this pin functions as the serial data interface for an SMBus host. | | | | | | | | | This pin can be left unconnected if the external interface is not implemented. | | | | | | | | | I <sup>2</sup> C/SMBus mode select. The value of the pin is sampled at the deassertion of reset set I <sup>2</sup> C or SMBus mode as follows: | | | | | | | | | 1 = I <sup>2</sup> C mode selected | | | | | SMBUSz | 7 | I/O | PU | 0 = SMBus mode selected | | | | | 3.7.15002 | , | 7 1/0 | . 0 | This pin can be left unconnected if the external interface is not implemented. | | | | | | | | | After reset, this signal is driven low by the TUSB4041I-Q1. Because of this behavior, TI recommends not to tie directly to supply, but instead pull up or pull down using external resistor. | | | | | PIN | | (4) | (1) | Pin Functions ( 续 ) | |------------------------|--------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | TEST AND MISCELLA | ANEOUS | SIGNALS | <b>,</b> | | | | | | | Automatic charge mode enable/HS suspend status | | | | | | The value of the pin is sampled at the deassertion of reset to determine if automatic mode is enabled as follows: | | AUTOENz/ | 13 | I/O | PU | 0 = Automatic mode is enabled on ports that are enabled for battery charging when the hub is unconnected. Note that CDP is not supported on port 1 when operating in automatic mode. | | HS_SUSPEND | 13 | 1/0 | | 1 = Automatic mode is disabled. | | | | | | This value is also used to set the autoEnz bit in the <i>Battery Charging Support Register</i> . | | | | | | After reset, this signal indicates the high-speed USB Suspend status of the upstream port if enabled through the <i>Additional Feature Configuration Register</i> . When enabled, a value of 1 indicates the connection is suspended. | | | | | | Full power management enable/SMBus address bit 1 | | | | | | The value of the pin is sampled at the deassertion of reset to set the power switch control follows: | | | | | | 0 = Power switching and overcurrent inputs supported | | | | | | 1 = Power switching and overcurrent inputs not supported | | FULLPWRMGMTz/ | | | O PD | Full power management is the ability to control power to the downstream ports of the TUSB4041I-Q1 device using PWRCTL[4:1]/BATEN[4:1]. | | SMBA1 | 8 | I/O | | When SMBus mode is enabled using SMBUSz, this pin sets the value of the SMBus target address bit 1. | | | | | | This pin can be left unconnected if full power management and SMBus are not implemented. | | | | | | After reset, this signal is driven low by the TUSB4041I-Q1. Because of this behavior, TI recommends not to tie directly to supply, but instead pull up or pull down using an external resistor. | | | | | | Note: Power switching must be supported for battery charging applications. | | | | | | Ganged operation enable/SMBus address bit 2/HS connection status upstream port | | | | | | The value of the pin is sampled at the deassertion of reset to set the power switch and overcurrent detection mode as follows: | | | | | | 0 = Individual power control supported when power switching is enabled | | 0.1110=51/01.55.40 | | | | 1 = Power control gangs supported when power switching is enabled | | GANGED/SMBA2/<br>HS_UP | 10 | I/O | PD | When SMBus mode is enabled using SMBUSz, this pin sets the value of the SMBus target address bit 2. | | | | | | After reset, this signal indicates the high-speed USB connection status of the upstream port if enabled through the <i>Additional Feature Configuration Register</i> . When enabled, a value of 1 indicates the upstream port is connected to a high-speed USB capable port. | | | | | | Note: Individual power control must be enabled for battery charging applications. | | | | | | Power control polarity. | | PWRCTL_POL | 9 | 9 1/0 | PU | The value of the pin is sampled at the deassertion of reset to set the polarity of PWRCTL[4:1]. | | | | | | 0 = PWRCTL polarity is active low | | | | | | 1 = PWRCTL polarity is active high | | PIN | | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | |-----------------|-----------------------------------------------------------------------------------------------------------|--------------------|---------------------|-------------------------------------------------------------------|--| | NAME | ME NO. | | ITPE | DESCRIPTION | | | RSVD | 23, 24,<br>26, 27,<br>35, 36,<br>38, 39,<br>43, 44,<br>46, 47,<br>51, 52,<br>54, 55,<br>58, 59,<br>61, 62 | I/O | | Reserved. For internal use only and leave unconnected on the PCB. | | | TEST | 17 | ı | PD | This pin is reserved for factory test. | | | POWER AND GROUN | ID SIGNA | LS | | | | | NC - | 28 | | | No connection, leave floating | | | | 40 | | | to connection, leave nectarity | | | | 19 | | | | | | | 25 | | | | | | | 37 | | | | | | $V_{DD}$ | 45 | _ | PWR | 1.1-V power rail | | | | 53 | | | | | | | 60 | | | | | | | 63 | | | | | | | 2 | | | | | | V | 20 | | PWR | 3.3-V power rail | | | $V_{DD33}$ | 31 | _ | FAMIX | Journal Power Itali | | | | 48 | | | | | | Thermal Pad | | _ | _ | Ground. The thermal pad must be connected to ground. | | <sup>(1)</sup> I = Input, O = Output, I/O = Input/output, PU = Internal pullup resistor, PD = Internal pulldown resistor, and PWR = Power signal ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------|-----------------------------------------------|-------|------|------| | Supply voltage Voltage | V <sub>DD</sub> steady-state supply voltage | - 0.3 | 1.4 | V | | Supply voltage | V <sub>DD33</sub> steady-state supply voltage | - 0.3 | 3.8 | V | | | USB_VBUS pin | - 0.3 | 1.4 | V | | Voltage | XI pins | - 0.3 | 2.45 | V | | | All other pins | - 0.3 | 3.8 | V | | Junction temperature | , T <sub>J(max)</sub> | - 40 | 125 | °C | | Storage temperature, | T <sub>stg</sub> | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed as Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated as Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |--------------------------------|--------------------------------|------|-----|-------|------| | V <sub>DD</sub> <sup>(1)</sup> | 1.1-V supply voltage | 0.99 | 1.1 | 1.26 | V | | V <sub>DD33</sub> | 3.3-V supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>(USB_VBUS)</sub> | Voltage at USB_VBUS pin | 0 | | 1.155 | V | | T <sub>A</sub> | Operating free-air temperature | - 40 | | 85 | °C | | T <sub>J</sub> | Operating junction temperature | - 40 | | 105 | °C | <sup>(1)</sup> A 1.05-V, 1.1-V, or 1.2-V supply may be used as long as minimum and maximum supply conditions are met. #### 5.4 Thermal Information | | | TUSB4041I-Q1 | | |------------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | PAP (HTQFP) | UNIT | | | | 64 PINS | | | R <sub>θ JA</sub> | Junction-to-ambient thermal resistance | 26.2 | °C/W | | R <sub>θ</sub> JC(top) | Junction-to-case (top) thermal resistance | 11.5 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 10.4 | °C/W | | ψJT | Junction-to-top characterization parameter | 0.2 | °C/W | | ψ <sub>JB</sub> | Junction-to-board characterization parameter | 10.3 | °C/W | | R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 0.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 5.5 3.3-V I/O Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARA | METER | OPERATION | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------|-----------------------------------------------------------------------------------------|-------------------|-----------------------------------------|-----|--------------------------|------| | V <sub>IH</sub> | High-level input voltage <sup>(1)</sup> | V <sub>DD33</sub> | | 2 | $V_{DD33}$ | V | | V | Low-level input voltage <sup>(1)</sup> | V | JTAG pins only | 0 | 0.55 | V | | $V_{IL}$ | Low-level input voltage | $V_{DD33}$ | Other pins | 0 | 0.8 | | | VI | Input voltage | | | 0 | $V_{DD33}$ | V | | Vo | Output voltage <sup>(2)</sup> | | | 0 | V <sub>DD33</sub> | V | | t <sub>t</sub> | Input transition time (t <sub>r</sub> and t <sub>f</sub> ) | | | 0 | 25 | ns | | V <sub>hys</sub> | Input hysteresis <sup>(3)</sup> | | | | 0.13 x V <sub>DD33</sub> | V | | V <sub>OH</sub> | High-level output voltage | V <sub>DD33</sub> | I <sub>OH</sub> = -4 mA | 2.4 | | V | | V <sub>OL</sub> | Low-level output voltage | V <sub>DD33</sub> | I <sub>OL</sub> = 4 mA | | 0.4 | V | | l <sub>OZ</sub> | High-impedance, output current <sup>(2)</sup> | V <sub>DD33</sub> | $V_I = 0$ to $V_{DD33}$ | | ±20 | μA | | I <sub>OZ(P)</sub> | High-impedance, output current with internal pullup or pulldown resistor <sup>(4)</sup> | V <sub>DD33</sub> | V <sub>I</sub> = 0 to V <sub>DD33</sub> | | ±250 | μА | | I <sub>I</sub> | Input current <sup>(5)</sup> | V <sub>DD33</sub> | V <sub>I</sub> = 0 to V <sub>DD33</sub> | | ±15 | μA | - (1) Applies to external inputs and bidirectional buffers. - (2) Applies to external outputs and bidirectional buffers. - (3) Applies to GRSTz. - (4) Applies to pins with internal pull-ups and pull-downs. - (5) Applies to external input buffers. ${\it Copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: {\it TUSB4041I-Q1} ## **5.6 Power-Up Timing Requirements** | | | MIN | NOM | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------|--------------------|-----|-----|------| | t <sub>d1</sub> | VDD33 stable before VDD stable <sup>(1)</sup> | See <sup>(2)</sup> | | | ms | | t <sub>d2</sub> | VDD and VDD33 stable before deassertion of GRSTz | 3 | | | ms | | t <sub>su_io</sub> | Setup for MISC inputs <sup>(3)</sup> sampled at the deassertion of GRSTz | 0.1 | | | μs | | t <sub>hd_io</sub> | Hold for MISC inputs <sup>(3)</sup> sampled at the deassertion of GRSTz | 0.1 | | | μs | | t <sub>VDD33_RAMP</sub> | VDD33 supply ramp requirements | 0.2 | | 100 | ms | | t <sub>VDD_RAMP</sub> | VDD supply ramp requirements | 0.2 | | 100 | ms | - (1) An active reset is required if the VDD33 supply is stable before the VDD11 supply. This active Reset shall meet the 3ms power-up delay counting from both power supplies being stable to the de-assertion of GRSTz. - (2) The VDD33 and VDD have no power-on relationship unless GRSTz is only connected to a capacitor to GND. Then VDD must be stable minimum of 10 μs before the VDD33. - (3) MISC pins sampled at de-assertion of GRSTz: FULLPWRMGMTz, GANGED, PWRCTL\_POL, SMBUSz, BATEN[4:1], and AUTOENz. 图 5-1. Power-Up Timing Requirements ## 5.7 Hub Input Supply Current Typical values measured at $T_A = 25$ °C | PARAMETER | V <sub>DD33</sub> | V <sub>DD</sub> | UNIT | |--------------------------------------|-------------------|-----------------|------| | FARAMETER | 3.3 V | 1.1 V | | | LOW POWER MODES | • | , | | | Power on (after reset) | 2.3 | 28 | mA | | Upstream disconnect | 2.3 | 28 | mA | | Suspend | 2.5 | 33 | mA | | ACTIVE MODES (US STATE AND DS STATE) | ' | | | | 2.0 host / 1 HS device | 45 | 63 | mA | | 2.0 host / 4 HS devices | 76 | 86 | mA | ## **6 Detailed Description** ### 6.1 Overview The TUSB4041I-Q1 device is a four-port USB 2.0 hub. The device provides USB high-speed and full-speed connections on the upstream port and provides USB high-speed, full-speed, or low-speed connections on the downstream ports. When the upstream port is connected to an electrical environment that only supports high-speed connections. USB high-speed connectivity is enabled on the downstream ports. When the upstream port is connected to an electrical environment that only supports full-speed and low-speed connections. USB high-speed connectivity is disabled on the downstream ports. ### 6.2 Functional Block Diagram ### **6.3 Feature Description** #### 6.3.1 Battery Charging Features The TUSB4041I-Q1 device provides support for USB battery charging. Battery charging support can be enabled on a per port basis through the REG\_6h(batEn[3:0]). Battery charging support includes both CDP and DCP modes. The DCP mode is compliant with the Chinese Telecommunications Industry Standard YD/T 1591-2009. In addition to standard DCP mode, the TUSB4041I-Q1 device provides a mode (AUTOMODE), which automatically provides support for DCP devices and devices that support custom charging indication. When in AUTOMODE, the port automatically switches between a divider mode and the DCP mode depending on the portable device connected. The divided mode places a fixed DC voltage on the ports DP and DM signals, which allows some devices to identify the capabilities of the charger. The default divider mode indicates support for up to 10 W. The divider mode can be configured to report a legacy current setting (up to 5 W) through REG Ah(HiCurAcpModeEn). The battery charging mode for each port is dependent on the state of Reg\_6h(batEn[n]), the status of the VBUS input, and the state of REG\_Ah(autoModeEnz) upstream port as identified in 表 6-1. | ₹ 0-1. 103D404 II-Q1 Dattery Charging Modes | | | | | | | | |---------------------------------------------|------------|-------------|--------------------------------|--|--|--|--| | batEn[n] | VBUS | autoModeEnz | BC MODE PORT $x$ $(x = n + 1)$ | | | | | | 0 | Don't care | Don't care | Don't Care | | | | | | | <4 V | 0 | Automode <sup>(1)</sup> (2) | | | | | | 1 | \4 V | 1 | DCP <sup>(3)</sup> (4) | | | | | | | >4 V | Don't care | CDP <sup>(3)</sup> | | | | | 表 6-1. TUSB4041I-Q1 Battery Charging Modes - (1) Auto-mode automatically selects divider-mode or DCP mode. - (2) Divider mode can be configured for legacy current mode through register settings. - (3) Attached USB device is USB battery-charging specification revision 1.2 compliant - (4) Chinese Telecommunications Industry Standard YD/T 1591-2009 #### 6.3.2 USB Power Management The TUSB4041I-Q1 device can be configured for power-switched applications using either per-port or ganged power-enable controls and overcurrent status inputs. Power switch support is enabled by REG\_5h(fullPwrMgmtz), and the per-port or ganged mode is configured by REG\_5h(ganged). The TUSB4041I-Q1 device supports both active-high and active-low power-enable controls. The PWRCTL[4:1] polarity is configured by REG Ah(pwrctlPol). ## 6.3.3 One-Time Programmable Configuration The TUSB4041I-Q1 device allows device configuration through one-time programmable (OTP) non-volatile memory. The programming of the OTP is supported using vendor-defined USB device requests. Contact TI for details using the OTP features 表 6-2 lists features that can be configured using the OTP. 表 6-2. OTP Configurable Features | CONFIGURATION REGISTER OFFSET | BIT FIELD | DESCRIPTION | |-------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------| | REG_01h | [7:0] | Vendor ID LSB | | REG_02h | [7:0] | Vendor ID MSB | | REG_03h | [7:0] | Product ID LSB | | REG_04h | [7:0] | Product ID MSB | | REG_07h | [0] | Port-removable configuration for downstream ports 1. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [1] | Port-removable configuration for downstream ports 2. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [2] | Port-removable configuration for downstream ports 3. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [3] | Port-removable configuration for downstream ports 4. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_0Ah | [3] | Enable device attach detection | | REG_0Ah | [4] | High-current divider mode enable | | REG_0Bh | [0] | USB 2.0 port polarity configuration for downstream ports 1 | | REG_0Bh | [1] | USB 2.0 port polarity configuration for downstream ports 2 | | REG_0Bh | [2] | USB 2.0 port polarity configuration for downstream ports 3 | | REG_0Bh | [3] | USB 2.0 port polarity configuration for downstream ports 4 | | REG_F0h | [3:1] | USB power switch power-on delay | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* English Data Sheet: SLLSEK4 #### 6.3.4 Clock Generation The TUSB4041I-Q1 device accepts a crystal input to drive an internal oscillator or an external clock source. If a clock is provided to the XI pin instead of a crystal, the XO pin is left open. Otherwise, if a crystal is used, the connection must follow these guidelines. Because the XI and XO pins are coupled to other leads and supplies on the PCB, keep traces as short as possible and away from any switching leads. Minimize the capacitance between the XI and XO pins by shielding C1 and C2 with the clean ground lines. Copyright © 2016, Texas Instruments Incorporated 图 6-1. TUSB4041I-Q1 Clock ### 6.3.5 Crystal Requirements The crystal must be fundamental mode with load capacitance of 12 pF to 24 pF and frequency stability rating of ±100 PPM or better. To ensure proper start-up oscillation condition, TI recommends a maximum crystal equivalent series resistance (ESR) of 50 Ω. If a crystal source is used, use a parallel load capacitor. The exact load capacitance value used depends on the crystal vendor. Refer to the Selection and Specification for Crystals for Texas Instruments USB 2.0 Devices for details on how to determine the load capacitance value. #### 6.3.6 Input Clock Requirements When using an external clock source such as an oscillator, make sure the reference clock has a frequency stability of ±100 PPM or better and has less than 50-ps absolute peak-to-peak jitter. Tie XI to the 1.8-V clock source, and leave XO floating. #### 6.3.7 Power-Up and Reset The TUSB4041I-Q1 device does not have specific power-sequencing requirements with respect to the core power (V<sub>DD</sub>) or I/O and analog power (V<sub>DD33</sub>). The core power (V<sub>DD</sub>) or I/O power (V<sub>DD33</sub>) can be powered up for an indefinite period of time while the other is not powered up if all of the following constraints are met: - Observe all maximum ratings and recommended operating conditions. - Observe all warnings about exposure to maximum rated and recommended conditions, particularly junction temperature. These apply to power transitions and normal operation. - Limit bus contention to 100 hours over the projected lifetime of the device while $V_{DD33}$ is powered-up. - Do not exceed the ratings listed in the Absolute Maximum Ratings table for bus contention while V<sub>DD33</sub> is powered-down. A supply bus is powered-up when the voltage is within the recommended operating range. A supply bus is powered-down when it is below that range, and either stable or in transition. Product Folder Links: TUSB4041I-Q1 15 The device requires a minimum reset duration of 3 ms. This reset duration is defined as the time when the power supplies are in the recommended operating range to the deassertion of the GRSTz pin. Generate the reset pulse using a programmable-delay supervisory device or using an RC circuit. #### 6.4 Device Functional Modes #### 6.4.1 External Configuration Interface The TUSB4041I-Q1 device supports a serial interface for configuration register access. The device can be configured by an attached I<sup>2</sup>C EEPROM or accessed as a target by an SMBus-capable host controller. The external interface is enabled when both the SCL/SMBCLK and SDA/SMBDAT pins are pulled up to 3.3 V at the deassertion of reset. The mode, I<sup>2</sup>C controller or SMBus target, is determined by the state of SMBUSz pin at reset. #### 6.4.2 I<sup>2</sup>C EEPROM Operation The TUSB4041I-Q1 device supports a single-controller, standard mode (100 kb/s) connection to a dedicated I<sup>2</sup>C EEPROM when the I<sup>2</sup>C interface mode is enabled. In I<sup>2</sup>C mode, the TUSB4041I-Q1 device reads the contents of the EEPROM at bus address 1010000b using 7-bit addressing starting at address 0. If the value of the EEPROM contents at byte 00h equals 55h, the TUSB4041I-Q1 device loads the configuration registers according to the EEPROM map. If the first byte is not 55h, the TUSB4041I-Q1 device exits the I<sup>2</sup>C mode and continues execution with the default values in the configuration registers. The hub does not connect on the upstream port until the configuration is completed. If the hub detected an unprogrammed EEPROM (value other than 55h), the hub enters programming mode and a programming endpoint within the hub is enabled. #### 备注 The bytes located above offset Ah are optional. The requirement for data in those addresses is dependent on the options configured in the *Device Configuration Register* and *Device Configuration Register* 2. For details on I<sup>2</sup>C operation, refer to the UM10204 I<sup>2</sup>C-bus Specification and User Manual. #### 6.4.3 SMBus Target Operation When the SMBus interface mode is enabled, the TUSB4041I-Q1 device supports read block and write block protocols as a target-only SMBus device. The TUSB4041I-Q1 device target address is 1000 1xyz, where: - x is the state of GANGED/SMBA2/HS\_UP pin at reset - y is the state of FULLPWRMGMTz/SMBA1 pin at reset - z is the read-write (R/W) bit; 1 = read access, 0 = write access If the TUSB4041I-Q1 device is addressed by a host using an unsupported protocol, the device does not respond. The TUSB4041I-Q1 device waits indefinitely for configuration by the SMBus host and does not connect on the upstream port until the SMBus host indicates configuration is complete by clearing the CFG\_ACTIVE bit. Product Folder Links: TUSB4041I-Q1 For details on SMBus requirements, refer to the System Management Bus (SMBus) Specification. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 17 ## 7 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 7.1 Application Information The TUSB4041I-Q1 device is a four-port USB 2.0 hub. The provides USB high-speed and full-speed connections on the upstream port and provides USB high-speed, full-speed, or low-speed connections on the downstream port. The TUSB4041I-Q1 device can be used in any application that requires additional USB-compliant ports. For example, a specific notebook can only have two downstream USB ports. By using the TUSB4041I-Q1 device, the notebook can increase the downstream port count to five. ## 7.2 Typical Application A common application for the TUSB4041I-Q1 device is as a self-powered standalone USB-hub product. The product is powered by an external 5-V DC power adapter. In this application, using a USB cable, the upstream port of the TUSB4041I-Q1 device is plugged into a USB host controller. The downstream ports of the TUSB4041I-Q1 device are exposed to users for connecting USB hard drives, cameras, flash drives, and so forth. 图 7-1. Discrete USB Hub Product Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated #### 7.2.1 Design Requirements For this design example, use the parameters listed in 表 7-1. **DESIGN PARAMETER EXAMPLE VALUE** V<sub>DD</sub> supply 1.1 V VDD33 supply 3.3 V Upstream port USB support (HS, FS) HS, FS Downstream port 1 USB support (HS, FS, LS) HS, FS, LS Downstream port 2 USB support (HS, FS, LS) HS. FS. LS HS, FS, LS Downstream port 3 USB support (HS, FS, LS) HS, FS, LS Downstream port 4 USB support (HS, FS, LS) Number of removable downstream ports Number of non-removable downstream ports 0 Yes (FULLPWRMGMTZ = 0) Full power management of downstream ports Individual control of downstream port power switch Yes (GANGED = 0) Power switch enable polarity Active high (PWRCTL POL = 1) Battery charge support for downstream port 1 Yes Battery charge support for downstream port 2 Yes Battery charge support for downstream port 3 Yes Battery charge support for downstream port 4 Yes I<sup>2</sup>C EEPROM support No 表 7-1. Design Parameters ## 7.2.2 Detailed Design Procedure #### 7.2.2.1 Upstream Port Implementation 24-MHz clock source The upstream of the TUSB4041I-Q1 device is connected to a USB2 Type B connector. This particular example has GANGED pin and FULLPWRMGMTZ pin pulled low, which results in individual power support each downstream port. The VBUS signal from the USB2 Type B connector is fed through a voltage divider. The purpose of the voltage divider is to make sure the level meets USB\_VBUS input requirements. Crystal 图 7-2. Upstream Port Implementation #### 7.2.2.2 Downstream Port 1 Implementation The downstream port 1 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN1 pin pulled up, battery charge support is enabled for Port 1. If battery charge support is not needed, then uninstall the pullup resistor on BATEN1. 图 7-3. Downstream Port 1 Implementation #### 7.2.2.3 Downstream Port 2 Implementation The downstream port 2 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN2 pin pulled up, battery charge support is enabled for port 2. If battery charge support is not needed, then uninstall the pullup resistor on BATEN2. 图 7-4. Downstream Port 2 Implementation ## 7.2.2.4 Downstream Port 3 Implementation The downstream port3 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN3 pin pulled up, battery charge support is enabled for port 3. If battery charge support is not needed, then uninstall the pullup resistor on BATEN3. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TUSB4041I-Q1 图 7-5. Downstream Port 3 Implementation #### 7.2.2.5 Downstream Port 4 Implementation The downstream port 4 of the TUSB4041I-Q1 device is connected to a USB2 Type A connector. With BATEN4 pin pulled up, Battery Charge support is enabled for Port 4. If Battery Charge support is not needed, then uninstall the pullup resistor on BATEN4. 图 7-6. Downstream Port 4 Implementation ### 7.2.2.6 VBUS Power Switch Implementation This particular example uses TI's TPS2561 dual-channel precision adjustable current-limited power switch. For details on this power switch or other power switches available from TI, refer to www.ti.com. 图 7-7. VBUS Power Switch Implementation Product Folder Links: TUSB4041I-Q1 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated #### 7.2.2.7 Clock, Reset, and Miscellaneous The PWRCTL\_POL is left unconnected which results in active-high power enable (PWRCTL1, PWRCTL2, PWRCTL3, and PWRCTL4) for a USB VBUS power switch. The 1-µF capacitor on the GRSTN pin can only be used if the VDD11 supply is stable before the VDD33 supply. Depending on the supply ramp of the two supplies, the user may need to adjust the capacitor. 图 7-8. Clock, Reset, and Miscellaneous #### 7.2.2.8 TUSB4041I-Q1 Power Implementation 图 7-9. TUSB4041I-Q1 Power Implementation #### 7.2.3 Application Curves ### 7.3 Power Supply Recommendations ## 7.3.1 TUSB4041I-Q1 Power Supply Implement V<sub>DD</sub> as a single power plane, as well as V<sub>DD33</sub>. - The V<sub>DD</sub> pins of the TUSB4041I-Q1 supply 1.1-V (nominal) power to the core of the TUSB4041I-Q1 device. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise. - The DC resistance of the ferrite bead on the core power rail can affect the voltage provided to the device because of the high current draw on the power rail. The user may need to adjust the output of the core voltage regulator to account for this, or select a ferrite bead with low DC resistance (less than $0.05 \Omega$ ). Copyright © 2024 Texas Instruments Incorporated www.ti.com.cn - The V<sub>DD33</sub> pins of the TUSB4041I-Q1 device supply 3.3-V power rail to the I/O of the TUSB4041I-Q1 device. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise. - All power rails require a 10-µF capacitor or 1-µF capacitors for stability and noise immunity. These bulk capacitors can be placed anywhere on the power rail. Place the smaller decoupling capacitors as close to the TUSB4041I-Q1 power pins as possible with an optimal grouping of two capacitors of differing values per pin. #### 7.3.2 Downstream Port Power - A source capable of supplying 5 V and up to 500 mA per port must supply the downstream port power, VBUS. The TUSB4041I-Q1 signals can control the downstream port power switches. Leaving the downstream port power as always enabled is also possible. - The VBUS of each downstream port requires a large-bulk low-ESR capacitor of 22 µF or larger to limit in-rush current. - TI recommends the ferrite beads on the VBUS pins of the downstream USB port connections for both ESD and EMI reasons. A 0.1-uF capacitor on the USB connector side of the ferrite provides a low-impedance path to ground for fast rise time ESD current that might have coupled onto the VBUS trace from the cable. #### 7.3.3 **Ground** TI recommends to use only one board ground plane in the design which provides the best image plane for signal traces running above the plane. Connect the thermal pad of the TUSB4041I-Q1 and any of the voltage regulators to this plane with vias. An earth or chassis ground is implemented only near the USB port connectors on a different plane for EMI and ESD purposes. ## 7.4 Layout #### 7.4.1 Layout Guidelines Use the layout guidelines listed in this section for proper PCB layout design. #### 7.4.1.1 Placement - Place a 9.53-k Ω ±1% resistor connected to pin USB R1 as close as possible to the TUSB4041I-Q1 device. - Place a 0.1-µF capacitor as close as possible on each V<sub>DD</sub> and VDD33 power pin. - Place the ESD and EMI protection devices (if used) as close as possible to the USB connector. - If a crystal is used, place the crystal as close as possible to the XI and XO pins of the TUSB4041I-Q1 device. - Place voltage regulators as far away as possible from the TUSB4041I-Q1 device, the crystal, and the differential pairs. - In general, place the large bulk capacitors associated with each power rail as close as possible to the voltage regulators. #### 7.4.1.2 Package Specific - The TUSB4041I-Q1 device package has a 0.5-mm pin pitch. - The TUSB4041I-Q1 device package has a 4.64-mm × 4.64-mm thermal pad. This thermal pad must be connected to ground through a system of vias. - Solder mask all vias under device, except for those connected to the thermal pad, to avoid any potential issues with thermal pad layouts. #### 7.4.1.3 Differential Pairs This section describes the layout recommendations for all the TUSB4041I-Q1 device differential pairs: USB\_DP\_XX, USB\_DM\_XX. - The differential pairs must be designed with a differential impedance of 90 $\Omega$ ± 10%. - To minimize crosstalk, TI recommends to keep high-speed signals away from each other. Separate each pair by at least 5 times the signal trace width. Separating with ground as depicted in the layout example also helps minimize crosstalk. - Route all differential pairs on the same layer adjacent to a solid ground plane. - Do not route differential pairs over any plane split. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TUSB4041I-Q1 25 - Adding test points causes impedance discontinuity and therefore negatively impacts signal performance. If test points are used, place them in series and symmetrically. Do not place them in a manner that causes stub on the differential pair. - Avoid 90° turns in trace. Keep the use of bends in differential traces to a minimum. When bends are used, make sure the number of left and right bends are as equal as possible and that the angle of the bend is ≥135°. This guideline minimizes any length mismatch caused by the bends and therefore minimize the impact bends have on EMI. - Minimize the trace lengths of the differential pair traces. Eight inches is the maximum recommended trace length for USB 2.0 differential pair signals. Longer trace lengths require very careful routing to ensure proper signal integrity. - Match the etch lengths of the differential pair traces (that is DP and DM). Make sure the USB 2.0 differential pairs do not exceed 50 mils relative trace length difference. - Minimize the use of vias in the differential pair paths as much as possible. If this is not practical, make sure that the same via type and placement are used for both signals in a pair. Place any vias used as close as possible to the TUSB4041I-Q1 device. - To ease routing of the USB 2.0 DP and DM pair, the polarity of these pins can be swapped. If this is done, set the appropriate Px\_usb2pol register, where x = 0, 1, 2, 3, or 4. - Do not place power fuses across the differential pair traces. #### 7.4.2 Layout Example 图 7-15. Example Routing of Upstream Port Copyright © 2024 Texas Instruments Incorporated 图 7-16. Example Routing of Downstream Port # 8 Register Maps # 8.1 Configuration Registers The internal configuration registers are accessed on byte boundaries. The configuration register values are loaded with defaults, but can be overwritten when the TUSB4041I-Q1 device is in $I^2C$ or SMBus mode. 表 8-1. Memory Map | BYTE ADDRESS | CONTENTS | EEPROM CONFIGURABLE | |--------------|-------------------------------------------|------------------------------| | 00h | ROM Signature Register | No | | 01h | Vendor ID LSB | Yes | | 02h | Vendor ID MSB | Yes | | 03h | Product ID LSB | Yes | | 04h | Product ID MSB | Yes | | 05h | Device Configuration Register | Yes | | 06h | Battery Charging Support Register | Yes | | 07h | Device Removable Configuration Register | Yes | | 08h | Port Used Configuration Register | Yes | | 09h | Reserved | Yes, program to 00h | | 0Ah | Device Configuration Register 2 | Yes | | 0Bh | USB 2.0 Port Polarity Control Register | Yes | | 0Ch to 0Fh | Reserved | No | | 10h to 1Fh | UUID Byte [15:0] | No | | 20h to 21h | LangID Byte [1:0] | Yes, if customStrings is set | | 22h | Serial Number String Length | Yes, if customSerNum is set | | 23h | Manufacturer String Length | Yes, if customStrings is set | | 24h | Product String Length | Yes, if customStrings is set | | 25h to 2Fh | Reserved | No | | 30h to 4Fh | Serial Number String Byte [31:0] | Yes, if customSerNum is set | | 50h to 8Fh | Manufacturer String Byte [63:0] | Yes, if customStrings is set | | 90h to CFh | Product String Byte [63:0] | Yes, if customStrings is set | | D0 to DFh | Reserved | No | | F0h | Additional Feature Configuration Register | Yes | | F1 to F7h | Reserved | No | | F8h | Device Status and Command Register | No | | F9 to FFh | Reserved | No | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* # 8.2 ROM Signature Register Offset = 0h ## 图 8-1. ROM Signature Register ## 表 8-2. ROM Signature Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | romSignature | RW | 0 | ROM signature register The TUSB4041I-Q1 device uses this register in I <sup>2</sup> C mode to validate whether the attached EEPROM has been programmed. The first byte of the EEPROM is compared to the mask 55h and if not a match, the TUSB4041I-Q1 device aborts the EEPROM load and executes with the register defaults. | ## 8.3 Vendor ID LSB Register Offset = 1h, reset = 51h ### 图 8-2. Vendor ID LSB Register | 7 | 6 | 5 | 4 | 3 | 3 2 1 | | 0 | |----------------|----------------|----------------|----------------|---|------------------|--|----------------| | vendorldLsb[7] | vendorldLsb[6] | vendorldLsb[5] | vendorldLsb[4] | | vendorldLsb[3:1] | | vendorldLsb[0] | | R/RW-0 | R/RW-1 | R/RW-0 | R/RW-1 | | R/RW-0 | | R/RW-1 | ## 表 8-3. Vendor ID LSB Register Field Descriptions | Bit | Field | Type | Reset | Description | | | | | |-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | vendorldLsb[7] | R/RW | 0 | Vendor ID LSB | | | | | | 6 | vendorldLsb[6] | R/RW | 1 | Least significant byte of the unique vendor ID assigned by the USB-IF; the | | | | | | 5 | vendorldLsb[5] | R/RW | 0 | | | | | | | 4 | vendorldLsb[4] | R/RW | 1 | 0451h. The value can be overwritten to indicate a customer vendor ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are n | | | | | | 3:1 | vendorldLsb[3:1] | R/RW | 0 | zero. If both values are non-zero, the value when reading this register reflects | | | | | | 0 | vendorldLsb[0] | R/RW | 1 | the OTP ROM value. | | | | | ## 8.4 Vendor ID MSB Register Offset = 2h, reset = 04h ## 图 8-3. Vendor ID MSB Register Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* # 表 8-4. Vendor ID MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | vendorldMsb[7:3] | R/RW | 0 | Vendor ID MSB | | 2 | vendorldMsb[2] | R/RW | 1 | Most significant byte of the unique vendor ID assigned by the USB-IF; the default | | 1:0 | vendorldMsb[1:0] | R/RW | 0 | value of this register is 04h representing the MSB of the TI Vendor ID 0451h. The value can be overwritten to indicate a customer vendor ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register shall reflect the OTP ROM value. | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TUSB4041I-Q1 ## 8.5 Product ID LSB Register Offset = 3h, reset = 40h ## 图 8-4. Product ID LSB Register ### 表 8-5. Product ID LSB Register Field Descriptions | | 2 of Froduct is 200 Register Froduction | | | | | | | | | |-----|-----------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 7 | productIdLsb[7] | R/RW | 0 | Product ID LSB. | | | | | | | 6 | productIdLsb[6] | R/RW | 1 | The default value of this register is 40h representing the LSB of the product | | | | | | | 5:0 | productIdLsb[5:0] | R/RW | 0 | ID assigned by TI. The value reported in the USB 2.0 device descriptor is the value of this register bit wise XORed with 00000010b. The value can be overwritten to indicate a customer product ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register reflects the OTP ROM value. | | | | | | ## 8.6 Product ID MSB Register Offset = 4h, reset = 81h ### 图 8-5. Product ID MSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|-------------------|---|---|---|---|---| | productIdMsb[7] | | productIdMsb[6:1] | | | | | | | R/RW-1 | | R/RW-0 | | | | | | ## 表 8-6. Product ID MSB Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | productIdMsb[7] | R/RW | 1 | Product ID MSB | | 6:1 | productIdMsb[6:1] | R/RW | 0 | Most significant byte of the product ID assigned by TI; the default value of this | | 0 | productIdMsb[0] | R/RW | 1 | register is 81h representing the MSB of the product ID assigned by TI. The value can be overwritten to indicate a customer product ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register reflects the OTP ROM value. | Product Folder Links: TUSB4041I-Q1 提交文档反馈 31 # 8.7 Device Configuration Register Offset = 5h ## 图 8-6. Device Configuration Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------------|------|------|--------|--------------|------|------| | customStrings | customSernum | RSVD | RSVD | ganged | fullPwrMgmtz | RSVD | RSVD | | RW-0 | RW-0 | RW-0 | R-1 | RW-X | RW-X | RW-0 | R-0 | ## 表 8-7. Device Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | customStrings | RW | 0 | Custom strings enable This bit controls the ability to write to the Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers | | 7 | | | | 0 = The Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers are read only. | | | | | | 1 = The Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers can be loaded by EEPROM or written by SMBus. | | | | | | The default value of this bit is 0. | | | | | 0 | Custom serial number enable This bit controls the ability to write to the serial number registers. | | 6 | customSernum | RW | | 0 = The Serial Number String Length and Serial Number String registers are read only. | | | | | | 1 = Serial Number String Length and Serial Number String registers can be loaded by EEPROM or written by SMBus. | | | | | | The default value of this bit is 0. | | 5 | RSVD | RW | 0 | Reserved. | | 4 | RSVD | R | 1 | Reserved. This bit is reserved and returns 1 when read. | | | ganged | RW | X | Ganged This bit is loaded at the deassertion of reset with the value of the GANGED/SMBA2/HS_UP pin. | | | | | | 0 = Each port is individually power switched and enabled by the PWRCTL[4:1]/BATEN[4:1] pins. | | 3 | | | | 1 = The power switch control for all ports is ganged and enabled by the PWRCTL[4:1]/BATEN1 pin. | | | | | | When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. | | | | | | When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | Product Folder Links: *TUSB4041I-Q1*English Data Sheet: SLLSEK4 Copyright © 2024 Texas Instruments Incorporated 表 8-7. Device Configuration Register Field Descriptions (续) | Bit | Field | Туре | Reset | Description (数) | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | fullPwrMgmtz | RW | x | Full power management This bit is loaded at the deassertion of reset with the value of the FULLPWRMGMTz/SMBA1 pin. 0 = Port power switching status reporting is enabled 1 = Port power switching status reporting is disabled When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | | 1 | RSVD | RW | 0 | Reserved This field is reserved and should not be altered from the default. | | 0 | RSVD | R | 0 | Reserved This field is reserved and returns 0 when read. | 提交文档反馈 33 Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 # 8.8 Battery Charging Support Register Offset = 6h # 图 8-7. Battery Charging Support Register 表 8-8. Battery Charging Support Register Field Descriptions | Bit | Field | Type | Reset | Description | | | |-----|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:4 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | | | 3:0 | batEn[3:0] | RW | Х | Battery Charger Support. The bits in this field indicate whether the downstream port implements the charging port features. 0 = The port is not enabled for battery charging support features 1 = The port is enabled for battery charging support features Each bit corresponds directly to a downstream port, that is batEn0 corresponds to downstream port 1, and batEN1 corresponds to downstream port 2. The default value for these bits are loaded at the deassertion of reset with the value of PWRCTL/BATEN[3:0]. When in I <sup>2</sup> C/SMBus mode the bits in this field can be overwritten by EEPROM contents or by an SMBus host. | | | ## 8.9 Device Removable Configuration Register Offset = 7h ## 图 8-8. Device Removable Configuration Register ## 表 8-9. Device Removable Configuration Register Field Descriptions | Bit | Field | Type | Reset | Description | | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | customRmbl | RW | 0 | Custom removable This bit controls the ability to write to the port removable bits. 0 = rmbl[3:0] are read only, and the values are loaded from the OTP ROM. 1 = rmbl[3:0] are R/W and can be loaded by EEPROM or written by SMBus. This bit can be written simultaneously with rmbl[3:0]. | | | 6:4 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 Copyright © 2024 Texas Instruments Incorporated 表 8-9. Device Removable Configuration Register Field Descriptions (续) | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | rmbl[3:0] | RW | X | Removable The bits in this field indicate whether a device attached to downstream ports 4 through 1 are removable or permanently attached. 0 = The device attached to the port is not removable. 1 = The device attached to the port is removable. Each bit corresponds directly to a downstream port n + 1, For example: rmbl0 corresponds to downstream port 1, rmbl1 corresponds to downstream port 2, and so on. This field is read only unless the customRmbl bit is set to 1. Otherwise, the value of this field reflects the inverted values of the OTP ROM non_rmb[3:0] field. | 35 # 8.10 Port Used Configuration Register Offset = 8h ## 图 8-9. Port Used Configuration Register 表 8-10. Port Used Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | RSVD | R | 0 | Reserved<br>Read only | | 3:0 | used[3:0] | RW | 1 | Used The bits in this field indicate whether a port is enabled. 0 = The port is disabled. 1 = The port is enabled. Each bit corresponds directly to a downstream port. For example: used0 corresponds to downstream port 1, used1 corresponds to downstream port 2, and so on. All combinations are supported with the exception of both ports 1 and 3 marked as disabled. | ## 8.11 Device Configuration Register 2 Offset = Ah ## 图 8-10. Device Configuration Register 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------------------|-----------|--------------------|--------|------|-------------|------| | RSVD | customBCfeatur<br>es | pwrctlPol | HiCurAcpMode<br>En | cpdEN | RSVD | autoModeEnz | RSVD | | R-0 | RW-0 | RW-X | R/RW-0 | R/RW-0 | RW-0 | RW-X | R-0 | ## 表 8-11. Device Configuration Register 2 Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | 6 | customBCfeatures | RW | 0 | Custom battery charging feature enable This bit controls the ability to write to the battery charging feature configuration controls. 0 = The HiCurAcpModeEn and cpdEN bits are read only and the values are loaded from the OTP ROM. 1 = The HiCurAcpModeEn and cpdEN, bits are R/W and can be loaded by EEPROM or written by SMBus from this register. This bit can be written simultaneously with HiCurAcpModeEn and cpdEN. | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* 表 8-11. Device Configuration Register 2 Field Descriptions (续) | Bit | Field | Type | Reset | tion Register 2 Field Descriptions (续) Description | |-----|------------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | | .,,,, | | Power enable polarity This bit is loaded at the deassertion of reset with the value of the PWRCTL_POL pin. | | | | | | 0 = PWRCTL polarity is active low. | | 5 | pwrctlPol | RW | X | 1 = PWRCTL polarity is active high. | | | | | | When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | | | | | | High-current ACP mode enable This bit enables the high-current tablet charging mode when the automatic battery charging mode is enabled for downstream ports. | | 4 | HiCurAcpModeEn | R/RW | 0 | 0 = High-current divider mode disabled. Legacy current divider mode enabled. | | | ThourAcpivioueEn | TOTOV | | 1 = High-current divider mode enabled | | | | | | This bit is read only unless the customBCfeatures bit is set to 1. If customBCfeatures is 0, the value of this bit reflects the value of the OTP ROM HiCurAcpModeEn bit. | | | | RRW | 0 | Enable device attach detection This bit enables device attach detection (such as a cell-phone detect) when auto mode is enabled. | | 3 | cpdEN | | | 0 = Device attach detect is disabled in auto mode. | | | ' | | | 1 = Device attach detect is enabled in auto mode. | | | | | | This bit is read only unless the customBCfeatures bit is set to 1. If customBCfeatures is 0, the value of this bit reflects the value of the OTP ROM cpdEN bit. | | 2 | RSVD | RW | 0 | Reserved | | 1 | autoModeEnz | RW | x | Automatic mode enable <sup>(1)</sup> This bit is loaded at the deassertion of reset with the value of the AUTOENz/HS_SUSPEND pin. The automatic mode only applies to downstream ports with battery charging enabled when the upstream port is not connected. Under these conditions: 0 = Automatic mode battery charging features are enabled. 1 = Automatic mode is disabled; only battery-charging DCP mode is supported. | | 0 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | <sup>(1)</sup> When the upstream port is connected, battery charging 1.2 CDP mode is supported on all ports that are enabled for battery charging support regardless of the value of this bit, with the exception of port 1. CDP on port 1 is not supported when automatic mode is enabled. # 8.12 USB 2.0 Port Polarity Control Register Offset = Bh ## 图 8-11. USB 2.0 Port Polarity Control Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----|----|------------|------------|------------|------------|------------| | customPolarity | RS | VD | p4_usb2pol | p3_usb2pol | p2_usb2pol | p1_usb2pol | p0_usb2pol | | RW-0 | R | -0 | R/RW-0 | R/RW-0 | R/RW-0 | R/RW-0 | R/RW-0 | ## 表 8-12. USB 2.0 Port Polarity Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0 | Custom USB 2.0 polarity This bit controls the ability to write the p[4:0]_usb2pol bits. | | 7 | customPolarity | RW | | 0 = The p[4:0]_usb2pol bits are read only, and the values are loaded from the OTP ROM. | | | | | | 1 = The p[4:0]_usb2pol bits are R/W and can be loaded by EEPROM or written by SMBus from this register. | | | | | | This bit can be written simultaneously with the p[4:0]_usb2pol bits | | 6:5 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | | | | | Downstream port 4 DM/DP polarity This bit controls the polarity of the port. | | | p4_usb2pol | R/RW | 0 | 0 = USB 2.0 port polarity is as shown in the pinout. | | 4 | | | | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p4_usb2pol bit. | | | | R/RW | 0 | Downstream port 3 DM/DP polarity This bit controls the polarity of the port. | | | | | | 0 = USB 2.0 port polarity is as shown in the pinout. | | 3 | p3_usb2pol | | | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p3_usb2pol bit. | | | | | | Downstream port 2 DM/DP polarity This bit controls the polarity of the port. | | | | | | 0 = USB 2.0 port polarity is as shown in the pinout. | | 2 | p2_usb2pol | R/RW | 0 | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p2_usb2pol bit. | Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 Copyright © 2024 Texas Instruments Incorporated 表 8-12. USB 2.0 Port Polarity Control Register Field Descriptions (续) | 表 6-12. USB 2.0 Fort Folding Control Register Field Descriptions (疾) | | | | | | | | |----------------------------------------------------------------------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 1 | p1_usb2pol | RRW | 0 | Downstream port 1 DM/DP polarity This bit controls the polarity of the port. 0 = USB 2.0 port polarity is as shown in the pinout. 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p1_usb2pol bit. | | | | | 0 | p0_usb2pol | R/RW | 0 | Upstream port DM/DP polarity This bit controls the polarity of the port. 0 = USB 2.0 port polarity is as shown in the pinout. 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p0_usb2pol bit. | | | | ## 8.13 UUID Byte N Register Offset = 10h-1Fh ## 图 8-12. UUID Byte N Register ## 表 8-13. UUID Byte N Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | uuidByte[n] | R | | UUID byte N The UUID returned in the Container ID descriptor. The value of this register is provided by the device and meets the UUID requirements of the Internet Engineering Task Force (IETF) RFC 4122 A UUID URN Namespace. | # 8.14 Language ID LSB Register Offset = 20h, reset = 09h #### 图 8-13. Language ID LSB Register | | | | 5 - 5 | | | | | |--------|---------|----------|-------|--------------|---------|---------|--------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | langldL | .sb[7:4] | | langldLsb[3] | langldL | sb[2:1] | langldLsb[0] | | R/RW-0 | | | | R/RW-1 | R/R\ | V-0 | R/RW-1 | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* # 表 8-14. Language ID LSB Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | langldLsb[7:4] | R/RW | 0 | Language ID least significant byte | | 3 | langldLsb[3] | R/RW | 1 | This register contains the value returned in the LSB of the LANGID code in string | | 2:1 | langldLsb[2:1] | R/RW | 0 | index 0. The TUSB4041I-Q1 device only supports one language ID. The default | | 0 | langldLsb[0] | R/RW | 1 | value of this register is 09h representing the LSB of the LangID 0409h indicating English United States. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. | ${\it Copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: {\it TUSB4041I-Q1} English Data Sheet: SLLSEK4 ## 8.15 Language ID MSB Register Offset = 21h, reset = 04h ### 图 8-14. Language ID MSB Register ### 表 8-15. Language ID MSB Register Field Descriptions | se o ioi zangaago iz mez regiotor i ioia zooonpaone | | | | | | | | | |-----------------------------------------------------|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 7:3 | langldMsb[7:3] | R/RW | 0 | Language ID most significant byte | | | | | | 2 | langldMsb[2] | R/RW | 1 | This register contains the value returned in the MSB of the LANGID code in | | | | | | 1:0 | langldMsb[1:0] | R/RW | 0 | string index 0. The TUSB4041I-Q1 device only supports one language ID. The default value of this register is 04h representing the MSB of the LangID 0409h indicating English United States. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. | | | | | ## 8.16 Serial Number String Length Register Offset = 22h ### 图 8-15. Serial Number String Length Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|------------------------|-----------|-------------|---|-------------------|------| | RS' | VD | serNumStringLe<br>n[5] | serNumStr | ingLen[4:3] | | serNumStringLen[2 | 2:0] | | R- | -0 | R/RW-0 | R/R | W-1 | | R/RW-0 | | ### 表 8-16. Serial Number String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | 5 | serNumStringLen[5] | R/RW | 0 | Serial number string length | | 4:3 | serNumStringLen[4:3] | R/RW | 1 | The string length in bytes for the serial number string. The default value is | | 2:0 | serNumStringLen[2:0] | R/RW | 0 | 18h indicating that a 24-byte serial number string is supported. The maximum string length is 32 bytes. When the customSernum bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a serial number string of serNumbStringLen bytes is returned at string index 1 from the data contained in the Serial Number String registers. | Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 ## 8.17 Manufacturer String Length Register Offset = 23h ## 图 8-16. Manufacturer String Length Register ### 表 8-17. Manufacturer String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | 6:0 | mfgStringLen | R/RW | 0 | Manufacturer string length The string length in bytes for the manufacturer string. The default value is 0, indicating that a manufacturer string is not provided. The maximum string length is 64 bytes. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a manufacturer string of mfgStringLen bytes is returned at string index 3 from the data contained in the Manufacturer String registers. | ## 8.18 Product String Length Register Offset = 24h ## 图 8-17. Product String Length Register ### 表 8-18. Product String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | 6:0 | prodStringLen | R/RW | 0 | Product string length The string length in bytes for the product string. The default value is 0, indicating that a product string is not provided. The maximum string length is 64 bytes. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a product string of prodStringLen bytes is returned at string index 3 from the data contained in the Product String registers. | Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated ## 8.19 Serial Number String Registers Offset = 30h-4Fh ### 图 8-18. Serial Number String Registers ### 表 8-19. Serial Number String Registers Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-----------------|------|-------|--------------------------------------------------------------------------------------| | | | R/RW | X | Serial Number byte N | | 7:0 | serialNumber[n] | | | The serial number returned in the Serial Number string descriptor at string index 1. | | 7.0 | | | | The default value of these registers is assigned by TI. When customSernum is 1, | | | | | | these registers can be overwritten by EEPROM contents or by an SMBus host. | | | | | | | ## 8.20 Manufacturer String Registers Offset = 50h-8Fh ### 图 8-19. Manufacturer String Registers ### 表 8-20. Manufacturer String Registers Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | mfgStringByte[n] | R/W | 0 | Manufacturer string byte N These registers provide the string values returned for string index 3 when mfgStringLen is greater than 0. The number of bytes returned in the string is equal to mfgStringLen. The programmed data should be in UNICODE UTF-16LE encodings as defined by the Unicode Standard, Worldwide Character Encoding, Version 5.0. | ## 8.21 Product String Byte N Register Offset = 90h-CFh ### 图 8-20. Product String Byte N Register ### 表 8-21. Product String Byte N Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | prodStringByte[n] | R/RW | 0 | Product string byte N These registers provide the string values returned for string index 2 when prodStringLen is greater than 0. The number of bytes returned in the string is equal to prodStringLen. The programmed data should be in UNICODE UTF-16LE encodings as defined by the Unicode Standard, Worldwide Character Encoding, Version 5.0. | Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 43 ## 8.22 Additional Feature Configuration Register Offset = F0h ### 图 8-21. Additional Feature Configuration Register ### 表 8-22. Additional Feature Configuration Register Field Descriptions | | | | | ture comiguration register ricia besoriptions | | |-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Bit | Field | Type | Reset | Description | | | 7:5 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | | 4 | RSVD | R/RW | 0 | Reserved. | | | 3:1 | pwronTime | RW | 0 | Power-on delay time When OTP ROM pwronTime field is all 0, this field sets the delay time from the removal disable of PWRCTL to the enable of PWRCTL when transitioning battery charging modes. For example, when disabling the power on a transition from a custom charging mode to dedicated charging port mode. The nominal timing is defined as follows: TPWRON_EN = (pwronTime + 1) x 200 ms This field can be overwritten by EEPROM contents or by an SMBus host. | (1) | | 0 | RSVD | RW | 0 | Reserved | | ## 8.23 Device Status and Command Register Offset = F8h ### 图 8-22. Device Status and Command Register ### 表 8-23. Device Status and Command Register Field Descriptions | Bit | Field | Type | Reset | Description | | | |-----|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:2 | RSVD | R | Reserved Read only, returns 0 when read SMBus interface reset This bit loads the registers back to the GRSTz values. This bit is set by writing a 1 and is cleared by hardware on completion of the write of 0 has no effect. Configuration active This bit indicates that configuration of the TUSB4041I-Q1 device is current The bit is set by hardware when the device enters the I²C or SMBus mode TUSB4041I-Q1 device does not connect on the upstream port while this bit when in the SMBus mode, this bit must be cleared by the SMBus host to econfiguration mode and allow the upstream port to connect. | | | | | 1 | smbusRst | W1S | 0 | This bit loads the registers back to the GRSTz values. This bit is set by writing a 1 and is cleared by hardware on completion of the reset. A | | | | 0 | cfgActive | W1C | 0 | This bit indicates that configuration of the TUSB4041I-Q1 device is currently active. The bit is set by hardware when the device enters the I <sup>2</sup> C or SMBus mode. The TUSB4041I-Q1 device does not connect on the upstream port while this bit is 1. When in the SMBus mode, this bit must be cleared by the SMBus host to exit the | | | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 ## 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Selection and Specification of Crystals for Texas Instruments USB 2.0 Devices application note - Texas Instruments, TPS2561 Dual-Channel Precision Adjustable Current-limited Power Switches data sheet - Texas Instruments, TUSB4041PAP Evaluation Module user guide ### 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.3 支持资源 TI E2E™ 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。 #### 9.4 Trademarks PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 ### 9.6 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ### 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision B (January 2016) to Revision C (July 2024) | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • 将提到 I <sup>2</sup> C 的旧术语实例通篇更改为控制器和目标 | | | Added maximum junction temperature to the Absolute Maximum Ratings table | 9 | | | | | Changes from Revision A (September 2015) to Revision B (January 2016) | Page | | Changes from Revision A (September 2015) to Revision B (January 2016) Changed the configuration of the PWRCTL_POL pin (R17) in the Clock, Reset, and Miscel | | | | | Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 45 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* **PAP0064M** ## PACKAGE OUTLINE ## PowerPAD <sup>™</sup>- 1.2 mm max height HELASSITICCOOLLANDHELANTHAACOK #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. 3. Reference JEDEC registration MS-026, variation ACD. 4. Strap features may not be present, www.ti.com Product Folder Links: TUSB4041I-Q1 47 ## **EXAMPLE BOARD LAYOUT** ## **PAP0064M** ## PowerPAD <sup>™</sup> - 1.2 mm max height PLASTIC QUAD FLATPACK #### NOTES: (continued) - Publication IPC-7351 may have alternate designs. Solder mask tolerances between and around signal pads can vary based on board fabrication site. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004). - 8. Size of metal pad may vary due to creepage requirement. www.ti.com Product Folder Links: TUSB4041I-Q1 ## **EXAMPLE STENCIL DESIGN** ## **PAP0064M** ## PowerPAD <sup>™</sup> - 1.2 mm max height PLASTIC QUAD FLATPACK ### NOTES: (continued) www.ti.com Product Folder Links: TUSB4041I-Q1 49 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>10.</sup> Board assembly site may have different recommendations for stencil design. www.ti.com 20-Jun-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|--------------------------------------|---------------------|--------------|-------------------------|---------| | TUSB4041IPAPQ1 | ACTIVE | HTQFP | PAP | 64 | 160 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | Samples | | TUSB4041IPAPRQ1 | ACTIVE | HTQFP | PAP | 64 | 1000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 20-Jun-2024 ### OTHER QUALIFIED VERSIONS OF TUSB4041I-Q1: NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB4041IPAPRQ1 | HTQFP | PAP | 64 | 1000 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Sep-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TUSB4041IPAPRQ1 | HTQFP | PAP | 64 | 1000 | 367.0 | 367.0 | 55.0 | | www.ti.com 25-Sep-2024 ### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |----------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | TUSB4041IPAPQ1 | PAP | HTQFP | 64 | 160 | 8 X 20 | 150 | 322.6 | 135.9 | 7620 | 15.2 | 13.1 | 13 | 10 x 10, 0.5 mm pitch QUAD FLATPACK This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PAP (S-PQFP-G64) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MS-026 PowerPAD is a trademark of Texas Instruments. PowerPAD™ PLASTIC QUAD FLATPACK ### THERMAL INFORMATION This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTES: A. All linear dimensions are in millimeters (h) Tie strap features may not be present. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司