

## DAC121S101-SEP 12-Bit, Micro Power, RRO Digital-to-Analog Converter

## **1** Features

- Radiation tolerance:
  - Total ionizing dose (TID): 30krad (Si)
  - Single-event latch-up (SEL): 43MeV-cm<sup>2</sup>/mg
  - Single-event functional interrupt (SEFI): 43MeV-cm<sup>2</sup>/mg
  - Space-enhanced plastic (space EP):
  - Outgassing test performed per ASTM E595
  - Vendor item drawing (VID) V62/24641
  - Supports defense and aerospace application temperature range: -55°C to +125°C
  - Controlled baseline
  - One assembly and test site
  - One fabrication site
  - Extended product life cycle
  - Product traceability
- Specified monotonicity
- Low-power operation
- Rail-to-rail voltage output
- Power-on reset to zero-scale output
- Wide power-supply range of 2.7V to 5.5V
- Small package:
  - 8-pin VSSOP (3mm × 3mm)
- Power-down feature
- Key specifications:
  - 12-bit resolution
  - DNL: –0.15LSB, +0.35LSB (typical)
  - 12µs output settling time (typical)
  - 4mV zero-code error (typical)
  - Full-scale error at -0.07%FSR (typical)

## **2** Applications

- Command and data handling (C and DH)
- Communications payload
- Optical imaging payload
- Radar imaging payload
- Satellite electrical power system (EPS)

## **3 Description**

The DAC121S101-SEP device is a full-featured, general-purpose, 12-bit voltage-output digital-toanalog converter (DAC) that can operate from a single 2.7V to 5.5V supply and consumes just  $177\mu$ A (typical) of current at 3.6V. The on-chip output amplifier allows rail-to-rail output swing and the three wire serial interface operates at clock rates up to 30MHz over the specified supply voltage range and is compatible with standard SPI, QSPI, MICROWIRE and DSP interfaces.

The supply voltage serves as the voltage reference for the DAC121S101-SEP, providing the widest possible output dynamic range. A power-on reset circuit powers up the DAC output to zero volts until there is a valid write to the device. A power-down feature reduces power consumption to less than a microwatt (typical).

#### Package Information

| PART NUMBER    | PACKAGE <sup>(1)</sup> | BODY SIZE <sup>(2)</sup> |  |
|----------------|------------------------|--------------------------|--|
| PART NOMBER    | FACINAGE               |                          |  |
| DAC121S101-SEP | DGK (VSSOP, 8)         | 3mm × 3mm                |  |

- (1) For more information, see Section 10.
- The body size (length × width) is a nominal value and does not include pins.



#### Simplified Block Diagram



## **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        |    |
| 4 Pin Configuration and Functions    |    |
| 5 Specifications                     | 3  |
| 5.1 Absolute Maximum Ratings         | 3  |
| 5.2 ESD Ratings                      |    |
| 5.3 Recommended Operating Conditions | 3  |
| 5.4 Thermal Information              | 3  |
| 5.5 Electrical Characteristics       | 4  |
| 5.6 Timing Requirements              | 7  |
| 5.7 Timing Diagram                   | 7  |
| 5.8 Typical Characteristics          | 8  |
| 6 Detailed Description               | 13 |
| 6.1 Overview                         |    |
| 6.2 Functional Block Diagram         | 13 |
| 6.3 Feature Description              | 13 |

|    | 6.4 Device Functional Modes                         | 15   |
|----|-----------------------------------------------------|------|
|    | 6.5 Programming                                     | . 16 |
| 7  | Application and Implementation                      |      |
|    | 7.1 Application Information                         | . 17 |
|    | 7.2 Typical Application                             |      |
|    | 7.3 Power Supply Recommendations                    | 19   |
|    | 7.4 Layout                                          | . 20 |
| 8  | Device and Documentation Support                    | 21   |
|    | 8.1 Documentation Support                           | . 21 |
|    | 8.2 Receiving Notification of Documentation Updates |      |
|    | 8.3 Support Resources                               | . 21 |
|    | 8.4 Trademarks                                      | 21   |
|    | 8.5 Electrostatic Discharge Caution                 |      |
|    | 8.6 Glossary                                        |      |
| 9  | Revision History                                    |      |
| 1( | 0 Mechanical, Packaging, and Orderable              |      |
|    | Information                                         | . 21 |
|    |                                                     |      |

## 4 Pin Configuration and Functions



## Figure 4-1. DAC121S101-SEP DGK Package, 8-Pin VSSOP (Top View)

#### **Table 4-1. Pin Functions**

| Р                                                                                                                                    | IN   | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.                                                                                                                                  | NAME |        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
| I         V <sub>A</sub> Power         Power supply and reference           2         NC         —         Solder this pin to a pad. |      | Power  | Power supply and reference input. Decouple to the GND pin.                                                                                                                                                                                                                                                                                                                      |
| 2                                                                                                                                    | NC   |        | Solder this pin to a pad.                                                                                                                                                                                                                                                                                                                                                       |
| 3                                                                                                                                    | NC   | —      | Solder this pin to a pad.                                                                                                                                                                                                                                                                                                                                                       |
| 4                                                                                                                                    | VOUT | Output | DAC analog output voltage                                                                                                                                                                                                                                                                                                                                                       |
| 5                                                                                                                                    | SYNC | Input  | Frame synchronization input for the data input. When this pin goes low, this pin enables the input shift register and data are transferred on the falling edges of SCLK. The DAC is updated on the 16th clock cycle unless SYNC is brought high before the 16th clock, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC. |
| 6                                                                                                                                    | SCLK | Input  | Serial clock input. Data are clocked into the input shift register on the falling edges of this pin.                                                                                                                                                                                                                                                                            |
| 7                                                                                                                                    | DIN  | Input  | Serial data input. Data are clocked into the 16-bit shift register on the falling edges of SCLK after the fall of SYNC.                                                                                                                                                                                                                                                         |
| 8                                                                                                                                    | GND  | Ground | Ground reference for all on-chip circuitry.                                                                                                                                                                                                                                                                                                                                     |



## **5** Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                     | MIN  | MAX                 | UNIT |
|------------------|-----------------------------------------------------|------|---------------------|------|
| V <sub>A</sub>   | Supply voltage, V <sub>A</sub> to GND               | -0.3 | 6.5                 | V    |
|                  | Voltage on any input pin to GND                     | -0.3 | V <sub>A</sub> +0.3 | V    |
|                  | Input current at any pin <sup>(2)</sup>             |      | 10                  | mA   |
|                  | Package input current <sup>(2)</sup>                |      | 20                  | mA   |
|                  | Power consumption at $T_A = 25^{\circ}C$            |      | See <sup>(3)</sup>  |      |
|                  | Soldering temperature, infrared, 10s <sup>(4)</sup> |      | 235                 | °C   |
| TJ               | Junction temperature                                |      | 150                 | °C   |
| T <sub>stg</sub> | Storage temperature                                 | -65  | 150                 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) When the input voltage at any pin exceeds the power supplies (that is, less than GND, or greater than V<sub>A</sub>), the current at that pin must be limited to 10mA. The 20mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10mA to two.

(3) The absolute maximum junction temperature  $(T_{JMAX})$  for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_{JMAX}$ , the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature ( $T_A$ ), and can be calculated using the formula  $P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$ . The values for maximum power dissipation will be reached only when the device is operated in a severe fault condition (for example, when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions must always be avoided.

(4) See the section entitled Surface Mount found in any post 1986 National Semiconductor Linear Data Book for methods of soldering surface mount devices.

#### 5.2 ESD Ratings

|   |                    |               |                                                                                          | VALUE | UNIT |
|---|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
|   |                    | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2500 | V    |
| ľ | V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                   |                                         | MIN  | NOM MAX                | UNIT |
|-------------------|-----------------------------------------|------|------------------------|------|
| V <sub>A</sub>    | Supply voltage to GND                   | 2.7  | 5.5                    | V    |
|                   | Any input voltage to GND <sup>(1)</sup> | -0.1 | (V <sub>A</sub> + 0.1) | V    |
| CL                | Output load capacitance                 | 0    | 1500                   | pF   |
| f <sub>SCLK</sub> | SCLK frequency                          |      | 30                     | MHz  |
| T <sub>A</sub>    | Operating ambient temperature           | -55  | 125                    | °C   |

(1) Errors in the conversion result can occur if any input goes greater tha  $V_A$  or less than GND by more than 100mV. For example, if  $V_A$  is 2.7VDC, make sure that -100mV  $\leq$  input voltages  $\leq$  +2.8VDC for accurate conversions.

#### **5.4 Thermal Information**

|                  |                                        | DAC121S101-SEP |      |
|------------------|----------------------------------------|----------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>          | DGK (VSSOP)    | UNIT |
|                  |                                        | 8 PINS         |      |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 240            | °C/W |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **5.5 Electrical Characteristics**

all minimum and maximum values at  $-55^{\circ}C \le T_A \le +125^{\circ}C$  and all typical values at  $T_A = 25^{\circ}C$ , 2.7V  $\le V_A \le 5.5V$ , DAC output pin (VOUT) loaded with resistive load ( $R_L = 2k\Omega$  to AGND) and capacitive load ( $C_L = 200pF$  to AGND),  $f_{SCLK} = 30MHz$ , and input code range: 48d to 4047d (unless otherwise noted)

|                                                                                                    | PARAMETER                            | TES                                            | ST CONDITIONS                                               | MIN  | TYP   | MAX   | UNIT         |  |
|----------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------|-------------------------------------------------------------|------|-------|-------|--------------|--|
| $\begin{tabular}{ c c c c c c c } \hline STATIC PERFORMANCE & & & & & & & & & & & & & & & & & & &$ |                                      |                                                |                                                             |      |       |       |              |  |
|                                                                                                    | Resolution <sup>(1)</sup>            |                                                |                                                             | 12   |       |       | Bits         |  |
|                                                                                                    | Monotonicity <sup>(1)</sup>          |                                                |                                                             | 12   |       |       | Bits         |  |
| INL                                                                                                | Integral nonlinearity                |                                                |                                                             | -11  | ±2.6  | 11    | LSB          |  |
|                                                                                                    |                                      | (1 - 27)                                       | Minimum                                                     | -0.7 | -0.15 |       |              |  |
| ווארז                                                                                              | Differential penlinearity            | VA - 2.7 V                                     | Maximum                                                     |      | 0.35  | 1     | LSB          |  |
| DINL                                                                                               | Differential nonlinearity            | $V_{1} = 5.5V_{1}$                             | Minimum                                                     | -0.7 | -0.15 |       | LOD          |  |
|                                                                                                    |                                      | VA - 0.0V                                      | Maximum                                                     |      | 0.25  | 1     |              |  |
| ZE                                                                                                 | Zero-code error                      | I <sub>OUT</sub> = 0mA                         |                                                             |      | 4     | 16    | mV           |  |
| ZCED                                                                                               | Zero-code error drift                |                                                |                                                             |      | -20   |       | µV/°C        |  |
| GE                                                                                                 | Gain error                           | All ones loaded to DAC                         | c register                                                  |      | ±1    |       | %FSR         |  |
|                                                                                                    |                                      | V <sub>A</sub> = 3V                            |                                                             |      | -0.7  |       | ppm/°C       |  |
| IC GE                                                                                              |                                      | V <sub>A</sub> = 5V                            |                                                             |      | -1    |       | ppin/ C      |  |
| FSE                                                                                                | Full-scale error                     | I <sub>OUT</sub> = 0mA                         |                                                             |      | -0.07 | -1    | %FSR         |  |
| OUTPU                                                                                              | JT                                   |                                                |                                                             |      |       |       |              |  |
|                                                                                                    | Output voltage <sup>(1)</sup>        |                                                |                                                             | 0    |       | VA    | V            |  |
|                                                                                                    |                                      | V <sub>A</sub> = 3V, I <sub>OUT</sub> = 10μA   |                                                             |      |       | 1.8   |              |  |
| 700                                                                                                | Zoro codo output <sup>(1)</sup>      | V <sub>A</sub> = 3V, I <sub>OUT</sub> = 100µA  | V <sub>A</sub> = 3V, I <sub>OUT</sub> = 100µA               |      |       | 5     | mV           |  |
| 200                                                                                                |                                      | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 10μA   |                                                             |      |       | 3.7   | 3.7          |  |
|                                                                                                    |                                      | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 100µA  |                                                             |      |       | 5.4   |              |  |
|                                                                                                    |                                      | V <sub>A</sub> = 3V, I <sub>OUT</sub> = 10μA   |                                                             |      |       | 2.997 |              |  |
| FSO                                                                                                | Full-scale output <sup>(1)</sup>     | V <sub>A</sub> = 3V, I <sub>OUT</sub> = 100µA  |                                                             |      |       | 2.99  | V            |  |
| -30                                                                                                |                                      | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 10μA   |                                                             |      |       | 4.995 | 4.995 V      |  |
|                                                                                                    |                                      | V <sub>A</sub> = 5V, I <sub>OUT</sub> = 100µA  |                                                             |      |       | 4.992 |              |  |
| CL                                                                                                 | Capacitive load <sup>(1)</sup>       | R <sub>L</sub> = ∞                             |                                                             |      |       | 1500  | pF           |  |
|                                                                                                    |                                      | V <sub>A</sub> = 5V, V <sub>OUT</sub> = 0V, DA | AC code = FFFh                                              |      |       | -63   |              |  |
| امم                                                                                                | Short-circuit current <sup>(1)</sup> | V <sub>A</sub> = 3V, V <sub>OUT</sub> = 0V, DA | V <sub>A</sub> = 3V, V <sub>OUT</sub> = 0V, DAC code = FFFh |      |       | -50   | –50<br>74 mA |  |
| l <sub>os</sub>                                                                                    |                                      | V <sub>A</sub> = 5V, V <sub>OUT</sub> = 5V, DA | $V_A = 5V$ , $V_{OUT} = 5V$ , DAC code = 000h               |      |       | 74    |              |  |
|                                                                                                    |                                      | V <sub>A</sub> = 3V, V <sub>OUT</sub> = 3V, DA | AC code = 000h                                              |      |       | 53    | 1            |  |
|                                                                                                    | DC output impedance <sup>(1)</sup>   |                                                |                                                             |      |       | 1.3   | Ω            |  |



### 5.5 Electrical Characteristics (continued)

all minimum and maximum values at  $-55^{\circ}C \le T_A \le +125^{\circ}C$  and all typical values at  $T_A = 25^{\circ}C$ , 2.7V  $\le V_A \le 5.5V$ , DAC output pin (VOUT) loaded with resistive load ( $R_L = 2k\Omega$  to AGND) and capacitive load ( $C_L = 200pF$  to AGND),  $f_{SCLK} = 30MHz$ , and input code range: 48d to 4047d (unless otherwise noted)

|                                                                                         | PARAMETER                                   | 1                                                             | TEST CONDITIONS        | MIN TYP | MAX | UNIT |
|-----------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------|------------------------|---------|-----|------|
| DYNA                                                                                    | MIC PERFORMANCE                             |                                                               |                        |         |     |      |
|                                                                                         |                                             | 400h to C00h code                                             | C <sub>L</sub> ≤ 200pF |         | 10  |      |
| t <sub>s</sub><br>SR<br>t <sub>WU</sub><br>DIGITA<br>I <sub>IN</sub><br>V <sub>IL</sub> | Output voltage settling time <sup>(1)</sup> | change                                                        | C <sub>L</sub> = 500pF | 12      |     |      |
|                                                                                         |                                             | 00Fh to FF0h code                                             | C <sub>L</sub> ≤ 200pF | 8       |     | μs   |
|                                                                                         |                                             | change                                                        | C <sub>L</sub> = 500pF | 12      |     |      |
| SR                                                                                      | Output slew rate                            |                                                               |                        | 1       |     | V/µs |
|                                                                                         | Code change glitch impulse                  | 800h to 7FFh code of                                          | change                 | 12      |     | nV-s |
|                                                                                         | Digital feedthrough                         | 800h to 7FFh code of                                          | change                 | 0.5     |     | nV-s |
| +                                                                                       | NU Wake-up time                             | V <sub>A</sub> = 5V                                           |                        | 6       |     |      |
| ιwυ                                                                                     | wake-up lime                                | V <sub>A</sub> = 3V                                           |                        | 39      |     | μs   |
| DIGIT                                                                                   | AL INPUTS                                   | ·                                                             |                        |         |     |      |
| I <sub>IN</sub>                                                                         | Input current <sup>(1)</sup>                |                                                               |                        | -1      | 1   | μA   |
| V <sub>IL</sub>                                                                         | Input low voltage <sup>(1)</sup>            | V <sub>A</sub> = 5V                                           |                        |         | 0.8 | V    |
|                                                                                         |                                             | V <sub>A</sub> = 3V                                           |                        |         | 0.5 | V    |
|                                                                                         | Input high voltage <sup>(1)</sup>           | V <sub>A</sub> = 5V                                           |                        | 2.4     |     | V    |
|                                                                                         |                                             | V <sub>A</sub> = 3V                                           |                        | 2.1     |     | V    |
| C <sub>IN</sub>                                                                         | Pin capacitance <sup>(1)</sup>              |                                                               |                        |         | 3   | pF   |
| POW                                                                                     | ER                                          |                                                               |                        |         |     |      |
|                                                                                         |                                             | Output unloaded,                                              | V <sub>A</sub> = 5.5V  |         | 312 |      |
|                                                                                         |                                             | normal mode,<br>f <sub>SCLK</sub> = 30MHz                     | V <sub>A</sub> = 3.6V  |         | 217 |      |
|                                                                                         |                                             | Output unloaded,                                              | V <sub>A</sub> = 5.5V  |         | 279 |      |
|                                                                                         |                                             | normal mode,<br>f <sub>SCLK</sub> = 20MHz <sup>(1)</sup>      | V <sub>A</sub> = 3.6V  |         | 197 |      |
|                                                                                         |                                             | Output unloaded,                                              | V <sub>A</sub> = 5.5V  |         | 153 |      |
|                                                                                         | Cummbu cumment                              | normal mode,<br>f <sub>SCLK</sub> = 0MHz <sup>(1)</sup>       | V <sub>A</sub> = 3.6V  |         | 118 |      |
| I <sub>A</sub>                                                                          | Supply current                              | Output unloaded,                                              | V <sub>A</sub> = 5V    |         | 84  | μA   |
|                                                                                         |                                             | all PD modes,<br>f <sub>SCLK</sub> = 30MHz <sup>(1)</sup>     | V <sub>A</sub> = 3V    |         | 42  |      |
|                                                                                         |                                             | Output unloaded,                                              | V <sub>A</sub> = 5V    |         | 56  |      |
|                                                                                         |                                             | all PD modes,<br>f <sub>SCLK</sub> = 20MHz <sup>(1)</sup>     | V <sub>A</sub> = 3V    |         | 28  |      |
|                                                                                         |                                             | Output unloaded,<br>all PD modes,<br>f <sub>SCLK</sub> = 0MHz | V <sub>A</sub> = 5.5V  | 0.15    | 1.4 |      |



## 5.5 Electrical Characteristics (continued)

all minimum and maximum values at  $-55^{\circ}C \le T_A \le +125^{\circ}C$  and all typical values at  $T_A = 25^{\circ}C$ ,  $2.7V \le V_A \le 5.5V$ , DAC output pin (VOUT) loaded with resistive load ( $R_L = 2k\Omega$  to AGND) and capacitive load ( $C_L = 200pF$  to AGND),  $f_{SCLK} = 30MHz$ , and input code range: 48d to 4047d (unless otherwise noted)

|                                  | PARAMETER                                                                                                                                                                                                               |                                                               | TEST CONDITIONS                   | MIN TYP M | MAX  | UNIT |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|-----------|------|------|
|                                  |                                                                                                                                                                                                                         | Output unloaded,                                              | V <sub>A</sub> = 5.5V             |           | 1.72 |      |
| P <sub>C</sub> Power consumption | normal mode,<br>f <sub>SCLK</sub> = 30MHz                                                                                                                                                                               | V <sub>A</sub> = 3.6V                                         |                                   | 0.78      |      |      |
|                                  |                                                                                                                                                                                                                         | Output unloaded,                                              | V <sub>A</sub> = 5.5V             |           | 1.53 |      |
|                                  |                                                                                                                                                                                                                         | normal mode,<br>f <sub>SCLK</sub> = 20MHz <sup>(1)</sup>      | V <sub>A</sub> = 3.6V             |           | 0.71 | mW   |
|                                  |                                                                                                                                                                                                                         | Output unloaded,                                              | V <sub>A</sub> = 5.5V             |           | 0.84 |      |
|                                  | Power consumptionnormal mode,<br>$f_{SCLK} = 0MHz^{(1)}$ $V_A = 3.6V$ Output unloaded,<br>all PD modes,<br>$f_{SCLK} = 30MHz^{(1)}$ $V_A = 5V$ Output unloaded,<br>all PD modes,<br>$f_{SCLK} = 20MHz^{(1)}$ $V_A = 5V$ | $f_{SCLK} = 0MHz^{(1)}$                                       | V <sub>A</sub> = 3.6V             |           | 0.42 |      |
|                                  |                                                                                                                                                                                                                         | Output unloaded,<br>all PD modes,                             | V <sub>A</sub> = 5V               |           | 0.42 |      |
|                                  |                                                                                                                                                                                                                         |                                                               | V <sub>A</sub> = 3V               |           | 0.13 |      |
|                                  |                                                                                                                                                                                                                         |                                                               | V <sub>A</sub> = 5V               |           | 0.28 |      |
|                                  |                                                                                                                                                                                                                         | V <sub>A</sub> = 3V                                           |                                   | 0.08      | μW   |      |
|                                  |                                                                                                                                                                                                                         | Output unloaded,<br>all PD modes,<br>f <sub>SCLK</sub> = 0MHz | modes, V <sub>A</sub> = 5.5V 0.82 | 0.825     | 7.7  |      |
| I <sub>OUT</sub> /               | Power efficiency                                                                                                                                                                                                        | 1 = 2mA                                                       | V <sub>A</sub> = 5V               | 91        |      | %    |
| I <sub>A</sub>                   |                                                                                                                                                                                                                         | $I_{LOAD} = 2mA$                                              | V <sub>A</sub> = 3V               | 94        |      | 70   |

(1) Specified by design and characterization, not production tested.



#### 5.6 Timing Requirements

all input signals are specified at 2.7V  $\leq$  V<sub>A</sub>  $\leq$  5.5V, T<sub>A</sub> = 25°C, and f<sub>SCLK</sub> = 30MHz (unless otherwise specified)

|                                                 | PARAMETER                                          | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|----------------------------------------------------|-------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub>                               | SCLK frequency <sup>(1)</sup>                      |                         |     |     | 30  | MHz  |
| 1/f <sub>SCLK</sub>                             | SCLK cycle time <sup>(1)</sup>                     |                         | 33  |     |     | ns   |
| t <sub>H</sub>                                  | SCLK high time <sup>(1)</sup>                      |                         | 5   |     |     | ns   |
| tL                                              | SCLK low time <sup>(1)</sup>                       |                         | 5   |     |     | ns   |
| t <sub>SUD</sub>                                | D <sub>IN</sub> setup time <sup>(1)</sup>          |                         | 2.5 |     |     | ns   |
| t <sub>DHD</sub>                                | D <sub>IN</sub> hold time <sup>(1)</sup>           |                         | 2.5 |     |     | ns   |
| t <sub>SUCL</sub>                               | SYNC to SCLK rising edge setup time <sup>(1)</sup> |                         | -15 |     |     | ns   |
| •                                               | SCLK falling edge to                               | V <sub>A</sub> = 5V     | 0   |     |     | 20   |
| t <sub>CS</sub> SYNC rising edge <sup>(1)</sup> |                                                    | V <sub>A</sub> = 3V     | -2  |     |     | ns   |
| +                                               |                                                    | $2.7V \le V_A \le 3.6V$ | 9   |     |     | 20   |
| t <sub>SYNC</sub>                               | SYNC high time <sup>(1)</sup>                      | $3.6V \le V_A \le 5.5V$ | 5   |     |     | ns   |

(1) Specified by design and characterization, not production tested.

## 5.7 Timing Diagram





DAC121S101-SEP SLASFK2 – DECEMBER 2024



## **5.8 Typical Characteristics**

at f<sub>SCLK</sub> = 30MHz, T<sub>A</sub> = 25°C, and input code range = 48 to 4047 (unless otherwise noted)



Copyright © 2024 Texas Instruments Incorporated



















## 6 Detailed Description

### 6.1 Overview

The DAC121S101-SEP device is a full-featured, general-purpose, 12-bit voltage-output digital-to-analog converter (DAC) with a 12µs (typ) settling time. Control of the output of the DAC is achieved over a 3-wire SPI. After the DAC output is set, additional communication with the DAC is not required unless the output condition must be changed. Likewise, the DAC121S101-SEP power-on state is 0V. The DAC output remains at 0V until a valid write sequence is made.

A unique benefit of the DAC121S101-SEP is the logic levels of the SPI input pins. The logic levels of SCLK, DIN, and SYNCB are independent of  $V_A$ . As a result, the DAC121S101-SEP can operate at a supply voltage ( $V_A$ ) that is higher than the microcontroller controlling the DAC. This feature is advantageous in applications where the analog circuitry is being run at 5V to maximize signal-to-noise ratio, and digital logic is running at 3V to conserve power.

### 6.2 Functional Block Diagram



#### 6.3 Feature Description

#### 6.3.1 DAC Section

The DAC121S101-SEP is fabricated on a CMOS process with an architecture that consists of switches and a resistor string that are followed by an output buffer. The power supply serves as the reference voltage. The input coding is straight binary with an ideal output voltage of Equation 1:

$$V_{\rm OUT} = V_{\rm A} \times \left(\frac{\rm D}{4096}\right) \tag{1}$$

where

• *D* is the decimal equivalent of the binary code that is loaded into the DAC register and can take on any value between 0 and 4095.



#### 6.3.2 Resistor String

Figure 6-1 shows the resistor string. This string consists of 4096 equal-valued resistors with a switch at each junction of two resistors, plus a switch to ground. The code loaded into the DAC register determines which switch is closed, connecting the proper node to the amplifier. This configuration keeps the DAC monotonic.



Figure 6-1. DAC Resistor String

#### 6.3.3 Output Amplifier

The output buffer amplifier is a rail-to-rail type, providing an output voltage range of 0V to  $V_A$ . All amplifiers, even rail-to-rail types, exhibit a loss of linearity as the output approaches the supply rails (0V and  $V_A$ , in this case). For this reason, linearity is specified over less than the full output range of the DAC. The output capabilities of the amplifier are described in the *Electrical Characteristics*.



#### 6.4 Device Functional Modes

#### 6.4.1 Power-On Reset

The power-on reset circuit controls the output voltage during power-up. Upon application of power the DAC register is filled with zeros and the output voltage is 0V and remains there until a valid write sequence is made to the DAC.

#### 6.4.2 Power-Down Modes

Table 6-1 lists the DAC121S101-SEP four modes of operation. These modes are set with two bits (DB13 and DB12) in the control register.

| DB13 | DB12 | OPERATING MODE                      |  |  |  |  |  |  |  |  |
|------|------|-------------------------------------|--|--|--|--|--|--|--|--|
| 0    | 0    | Normal operation                    |  |  |  |  |  |  |  |  |
| 0    | 1    | Power-down with $1k\Omega$ to GND   |  |  |  |  |  |  |  |  |
| 1    | 0    | Power-down with $100k\Omega$ to GND |  |  |  |  |  |  |  |  |
| 1    | 1    | Power-down with Hi-Z                |  |  |  |  |  |  |  |  |

| Table 6-1. N | lodes of O | peration |
|--------------|------------|----------|
|--------------|------------|----------|

When both DB13 and DB12 are 0, the device operates normally. For the other three possible combinations of these bits the supply current drops to the power-down level and the output is pulled down with either a  $1k\Omega$  or a  $100k\Omega$  resistor, or is in a high-impedance state, as described in Table 6-1.

The bias generator, output amplifier, the resistor string and other linear circuitry are shut down in any of the power-down modes. However, the contents of the DAC register are unaffected when in power-down; therefore, when coming out of power down, the output voltage returns to the same voltage before entering power down. Minimum power consumption is achieved in the power-down mode with SCLK disabled and SYNC and DIN idled low. The time to exit power-down (the wake-up time) is typically  $t_{WU}$  (µs) as stated in the *Dynamic Performance* section of the *Electrical Characteristics* table.



### 6.5 Programming

#### 6.5.1 Serial Interface

The three-wire interface is compatible with SPI, QSPI and MICROWIRE, as well as most DSPs. See Figure 5-1 for information on a write sequence.

A write sequence begins by bringing the <u>SYNC</u> line low. After <u>SYNC</u> is low, the data on the DIN line is clocked into the 16-bit serial input register on the falling edges of SCLK. On the 16th falling clock edge, the last data bit is clocked in, and the programmed function (a change in the mode of operation, a change in the DAC register contents, or both) is executed. At this point, the <u>SYNC</u> line can be kept low or brought high. In either case, bring the <u>SYNC</u> line high for the minimum specified time before the next write sequence because a falling edge of <u>SYNC</u> can initiate the next write cycle.

The SYNC and DIN buffers draw more current when high; therefore, idle these buffers low between write sequences to minimize power consumption.

#### 6.5.2 Input Shift Register

The input shift register, Figure 6-2, has sixteen bits. The first two bits are *don't care* bits, and are followed by two bits that determine the mode of operation (normal mode or one-of-three power-down modes). The contents of the serial input register are transferred to the DAC register on the sixteenth falling edge of SCLK. See also Figure 5-1.



Figure 6-2. Input Register Contents

Normally, the <u>SYNC</u> line is kept low for at least 16 falling edges of SCLK and the DAC is updated on the 16th SCLK falling edge. However, if <u>SYNC</u> is brought high before the 16th falling edge, the shift register is reset and the write sequence is invalid. In this case, the DAC register is not updated, and there is no change in the mode of operation or in the output voltage.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 7.1 Application Information

#### 7.1.1 Bipolar Operation

The DAC121S101-SEP is designed for single-supply operation, and thus has a unipolar output. However, a bipolar output can be obtained with the circuit in Figure 7-1. This circuit provides an output voltage range of ±5V.



#### Figure 7-1. Bipolar Operation

The output voltage of this circuit for any code is found using Equation 2:

$$V_0 = V_A \times \left(\frac{D}{4096}\right) \times \left(\frac{R1 + R2}{R1}\right) - V_A \times \frac{R2}{R}$$
(2)

where

• D is the input code in decimal form.

With  $V_A = 5V$  and R1 = R2, Equation 3 shows the result:

$$V_0 = \left(\frac{10 \times D}{4096}\right) - 5V \tag{3}$$



## 7.2 Typical Application





#### 7.2.1 Design Requirements

Design a single supply data acquisition system capable of digitizing a pressure sensor output. In addition to digitizing the pressure sensor output, use the DAC121S101-SEP to correct gain errors in the pressure sensor output by adjusting the bias voltage to the bridge pressure sensor. Table 7-1 lists the design parameters for DAC121S101-SEP.

|                  | SEF Design Farameters |
|------------------|-----------------------|
| PARAMETER        | VALUE                 |
| V <sub>A</sub>   | 3.3V to 5V            |
| DAC output range | 0V to 5V              |

## Table 7-1. DAC121S101-SEP Design Parameters



#### 7.2.2 Detailed Design Procedure

Equation 4 shows that the output of the pressure sensor is relative to the imbalance of the resistive bridge times the output of the DAC121S101-SEP, thus providing the desired gain correction.

Pressure Sensor Output = DAC\_Output × 
$$\left[\left(\frac{R1}{R1+R2}\right) - \left(\frac{R4}{R3+R4}\right)\right]$$
 (4)

Likewise for the ADC128S102-SEP, Equation 5 shows that the ADC output is function of the pressure sensor output times relative to the ratio of the ADC input divided by the DAC121S101-SEP output voltage.

ADC128S102–SEP Output =  $\left(\text{Pressure Sensor Output} \times \left(\frac{100}{2 \times \text{VREF}}\right)\right) \times 2^{12}$  (5)

#### 7.2.3 Application Curve



Figure 7-3. Total Unadjusted Error vs Output Code

## 7.3 Power Supply Recommendations

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies. The power applied to the  $V_A$  pin must be well regulated and low noise. Switching power supplies and DC/DC converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as internal logic states switch. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output. As with the ground connection, connect  $V_A$  to a power supply plane or trace that is separate from the connection for digital logic until  $V_A$  is connected at the power entry point.

Bypass the DAC121S101-SEP power supply with  $10\mu$ F and  $0.1\mu$ F capacitors, as close as possible to the device with the  $0.1\mu$ F directly at the device supply pin. The  $0.1\mu$ F capacitor must be a low ESL, low ESR type. Decouple the power supply of DAC121S101-SEP from noisy circuits.



## 7.4 Layout

#### 7.4.1 Layout Guidelines

For best accuracy and minimum noise, the printed-circuit-board (PCB) that contains the DAC121S101-SEP must have separate analog and digital areas. The areas are defined by the locations of the analog and digital power planes. Both of these planes must be located in the same board layer. Use a single ground plane; a single ground plane is preferred if digital return current does not flow through the analog ground area. Frequently a single ground plane design uses a *fencing* technique to prevent the mixing of analog and digital ground current. Only use separate ground planes when the fencing technique is inadequate. Connect the separate ground planes in one place, preferably near the DAC121S101-SEP. Take special care to make sure digital signals with fast edge rates do not pass over split ground planes. The digital signals must always have a continuous return path below the traces.

Avoid crossover of analog and digital signals and keep the clock and data lines on the component side of the board. The clock and data lines must have controlled impedance.

### 7.4.2 Layout Example



Figure 7-4. Typical Layout



## 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| December 2024 | *        | Initial Release |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DAC121S101DGKTSEP | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 125   | 121S                    | Samples |
| V62/24641-01XE    | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  |              | 121S                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

#### OTHER QUALIFIED VERSIONS OF DAC121S101-SEP :

• Automotive : DAC121S101-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC121S101DGKTSEP | VSSOP           | DGK                | 8 | 250 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

26-Dec-2024



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| DAC121S101DGKTSEP | VSSOP        | DGK             | 8    | 250 | 208.0       | 191.0      | 35.0        |

## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated