









LM74502, LM74502H SNOSDE5A - DECEMBER 2021 - REVISED MAY 2022

# LM74502, LM74502H Low IQ High Side Switch Controller with Reverse Polarity and **Overvoltage Protection**

#### 1 Features

- 3.2-V to 65-V input range (3.9-V start-up)
- -65-V input reverse voltage rating
- Integrated charge pump to drive
  - External back-to-back N-Channel MOSFETs
  - External high side switch MOSFET
  - External reverse polarity protection MOSFET
- Gate drive variants
  - LM74502: 60-µA peak gate drive source capacity
  - LM74502H: 11-mA peak gate drive source capacity
- 2.3-A peak gate sink current capacity
- Enable pin feature
- 45-µA typical operating quiescent current (EN/ UVLO = High)
- 1-µA shutdown current (EN/UVLO = Low)
- Adjustable overvoltage and undervoltage protection
- -40°C to +125°C ambient operating temperature
- Available in 8-pin SOT-23 package 2.90 mm × 1.60 mm

# 2 Applications

- Factory automation and control PLC digital output modules
- Industrial motor drives
- **Industrial transport**
- Power supply reverse polarity protection

# GATE SRC VS VCAP LM74502 EN / UVLO OV ON OFF **GND**

**LM74502 Typical Application Schematic** 

# 3 Description

The LM74502. LM74502H is a controller which operates in conjunction with an external back-to-back connected N-channel MOSFETs to realize a low loss reverse polarity protection and load disconnect solution. The device can also be configured to drive high side MOSFET as a load switch with overvoltage protection. The wide supply input range of 3.2 V to 65 V allows control of many popular DC bus voltages such as 12-V, 24-V and 48-V input systems. The device can withstand and protect the loads from negative supply voltages down to -65 V. The LM74502. LM74502H does not have reverse current blocking and is suitable for input reverse polarity protection only.

The LM74502 controller provides a charge pump gate drive for an external N-channel MOSFET. with the enable pin low, the controller is off and draws approximately 1 µA of current, thus offering low system current when put into sleep mode. LM74502 and LM74502H offers programmable overvoltage and undervoltage protection which cuts off the load from the input source in case of these fault events. The devices are available in a 2.9 mm × 1.6 mm 8-pin DDF package and are specified over a -40°C to +125°C temperature range.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)         |
|-------------|------------|-------------------------|
| LM74502     | SOT-23 (8) | 2.90 mm × 1.60 mm       |
| LM74502H    | 301-23 (6) | 2.90 11111 ^ 1.00 11111 |

For all available packages, see the orderable addendum at the end of the data sheet.



LM74502 as a Load Switch Controller with **Overvoltage Protection** 



# **Table of Contents**

| 1 Features                           | 1   | 9 Application and Implementation                     | 14               |
|--------------------------------------|-----|------------------------------------------------------|------------------|
| 2 Applications                       |     | 9.1 Application Information                          |                  |
| 3 Description                        |     | 9.2 Typical Application                              |                  |
| 4 Revision History                   |     | 9.3 Input Surge Stopper Using LM74502, LM74502H      |                  |
| 5 Pin Configuration and Functions    | 3   | 9.4 Fast Turn-On and Turn-Off High Side Switch       |                  |
| 6 Specifications                     | 4   | Driver Using LM74502H                                | 18               |
| 6.1 Absolute Maximum Ratings         |     | 10 Power Supply Recommendations                      | 19               |
| 6.2 ESD Ratings                      |     | 11 Layout                                            |                  |
| 6.3 Recommended Operating Conditions | 4   | 11.1 Layout Guidelines                               |                  |
| 6.4 Thermal Information              | 5   | 11.2 Layout Example                                  |                  |
| 6.5 Electrical Characteristics       | 5   | 12 Device and Documentation Support                  | <mark>2</mark> 1 |
| 6.6 Switching Characteristics        | 6   | 12.1 Receiving Notification of Documentation Updates |                  |
| 6.7 Typical Characteristics          |     | 12.2 Support Resources                               | 21               |
| 7 Parameter Measurement Information  |     | 12.3 Trademarks                                      |                  |
| 8 Detailed Description               | .10 | 12.4 Electrostatic Discharge Caution                 | 21               |
| 8.1 Overview                         |     | 12.5 Glossary                                        | 21               |
| 8.2 Functional Block Diagram         | 10  | 13 Mechanical, Packaging, and Orderable              |                  |
| 8.3 Feature Description              |     | Information                                          | 22               |
| 8.4 Device Functional Modes          |     |                                                      |                  |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (December 2021) to Revision A (May 2022)        | Page |
|---|------------------------------------------------------------------------|------|
| • | Removed the product preview note from LM74502H throughout the document | 1    |
| • | Updated document title                                                 | 1    |
| • | Added LM74502H to the <i>Pin Configuration and Functions</i> section   | 3    |
|   | <b>y</b>                                                               |      |



# **5 Pin Configuration and Functions**



Figure 5-1. DDF Package 8-Pin SOT-23 LM74502, LM74502H Top View

Table 5-1. LM74502, LM74502H Pin Functions

| P   | 'IN     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
|-----|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME    | 1/0(-/             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
| 1   | EN/UVLO | I                  | EN/UVLO Input. Connect to VS pin for always ON operation. Can be driven externally from a micro controller I/O. Pulling the pin low below $V_{(ENF)}$ makes the device enter into low Iq shutdown mode. For UVLO, connect an external resistor ladder from input supply to EN/UVLO to ground.                                               |
| 2   | GND     | G                  | Ground pin                                                                                                                                                                                                                                                                                                                                  |
| 3   | N.C     | _                  | No connection                                                                                                                                                                                                                                                                                                                               |
| 4   | VCAP    | 0                  | Charge pump output. Connect to external charge pump capacitor.                                                                                                                                                                                                                                                                              |
| 5   | VS      | I                  | Input power supply pin to the controller. Connect a 100-nF capacitor across VS and GND pins.                                                                                                                                                                                                                                                |
| 6   | GATE    | 0                  | Gate drive output. Connect to gate of the external N-channel MOSFET.                                                                                                                                                                                                                                                                        |
| 7   | OV      | I                  | Adjustable overvoltage threshold input. Connect a resistor ladder from input supply to OV pin to ground. When the voltage at OV pin exceeds the overvoltage cutoff threshold then the GATE is pulled low. GATE turns ON when the OV pin voltage goes below the OVP falling threshold. Connect OV pin to ground when OV feature is not used. |
| 8   | SRC     | I                  | Source pin. Connect to common source point of external back-to-back connected N-channel MOSFETs or the source pin of the high side switch MOSFET.                                                                                                                                                                                           |

<sup>(1)</sup> I = Input, O = Output, G = GND



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                               |                                             | MIN                        | MAX                | UNIT |
|-----------------------------------------------|---------------------------------------------|----------------------------|--------------------|------|
|                                               | VS to GND                                   | -65                        | 65                 | V    |
|                                               | EN/UVLO, OV to GND, V <sub>(VS)</sub> > 0 V | -0.3                       | 65                 | V    |
| Input Pins                                    | EN/UVLO, OV, $V_{(VS)} \le 0 \text{ V}$     | V <sub>(VS)</sub>          | $(65 + V_{(VS)})$  |      |
|                                               | SRC to GND, V <sub>(VS)</sub> ≤ 0 V         |                            | $(V_{(VS)} + 0.3)$ | V    |
|                                               | SRC to GND, V <sub>(VS)</sub> > 0 V         | -(70 - V <sub>(VS)</sub> ) | $V_{(VS)}$         | V    |
| Output Pins                                   | GATE to SRC                                 | 0                          | 15                 | V    |
| Output Pilis                                  | VCAP to VS                                  | -0.3                       | 15                 | V    |
| Operating junction temperature <sup>(2)</sup> |                                             | -40                        | 150                | °C   |
| Storage temperature, T <sub>stg</sub>         |                                             | -40                        | 150                | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                                                  |                                                     | MIN | NOM MAX | UNIT |
|--------------------------------------------------|-----------------------------------------------------|-----|---------|------|
| Input Pins                                       | VS to GND                                           | -60 | 60      | V    |
| input Filis                                      | EN/UVLO, OV, SRC to GND                             | -60 | 60      | V    |
| External                                         | VS                                                  | 22  |         | nF   |
| capacitance                                      | VCAP to VS                                          | 0.1 |         | μF   |
| External<br>MOSFET max<br>V <sub>GS</sub> rating | GATE to SRC                                         | 15  |         | V    |
| T <sub>J</sub>                                   | Operating junction temperature range <sup>(2)</sup> | -40 | 150     | °C   |

<sup>(1)</sup> Recommended Operating Conditions are conditions under which the device is intended to be functional. For specifications and test conditions, see *electrical characteristics* 

<sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

# **6.4 Thermal Information**

|                                                           |                                              | LM74502<br>LM74502H |      |
|-----------------------------------------------------------|----------------------------------------------|---------------------|------|
| THERMAL METRIC <sup>(1)</sup>                             |                                              | DDF (SOT)           | UNIT |
|                                                           |                                              | 8 PINS              |      |
| $R_{\theta JA}$                                           | Junction-to-ambient thermal resistance       | 133.8               | °C/W |
| R <sub>θJC(top)</sub>                                     | Junction-to-case (top) thermal resistance    | 72.6                | °C/W |
| $R_{\theta JB}$                                           | Junction-to-board thermal resistance         | 54.5                | °C/W |
| $\Psi_{ m JT}$ Junction-to-top characterization parameter |                                              | 4.6                 | °C/W |
| $\Psi_{JB}$                                               | Junction-to-board characterization parameter | 54.2                | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

 $T_J$  =  $-40^{\circ}$ C to +125°C; typical values at  $T_J$  = 25°C,  $V_{(VS)}$  = 12 V,  $C_{(VCAP)}$  = 0.1  $\mu$ F,  $V_{(EN/UVLO)}$  = 3.3 V, over operating free-air temperature range (unless otherwise noted)

|                                         | PARAMETER                                                | TEST CONDITIONS                                                       | MIN   | TYP  | MAX   | UNIT |
|-----------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|-------|------|-------|------|
| V <sub>S</sub> SUPPLY VOL               | TAGE                                                     |                                                                       |       |      |       |      |
| V <sub>(VS)</sub>                       | Operating input voltage                                  |                                                                       | 4     |      | 60    | V    |
| \ /                                     | VS POR Rising threshold                                  |                                                                       |       |      | 3.9   | V    |
| V <sub>(VS_POR)</sub>                   | VS POR Falling threshold                                 |                                                                       | 2.2   | 2.8  | 3.1   | V    |
| V <sub>(VS POR(Hys))</sub>              | VS POR Hysteresis                                        |                                                                       | 0.44  |      | 0.67  | V    |
| I <sub>(SHDN)</sub>                     | Shutdown Supply Current                                  | V <sub>(EN/UVLO)</sub> = 0 V                                          |       | 0.9  | 1.5   | μΑ   |
| I <sub>(Q)</sub>                        | Operating Quiescent Current                              | I <sub>GND</sub>                                                      |       | 45   | 65    | μΑ   |
| I <sub>(REV)</sub>                      | VS pin leakage current during input reverse polarity     | 0 V ≤ V <sub>(VS)</sub> ≤ – 65 V                                      |       | 100  | 150   | μA   |
| ENABLE INPUT                            |                                                          |                                                                       |       |      |       |      |
| V <sub>(EN_UVLOF)</sub>                 | Enable/UVLO falling threshold                            |                                                                       | 1.027 | 1.14 | 1.235 | V    |
| V <sub>(EN_UVLOR)</sub>                 | Enable/UVLO rising threshold                             |                                                                       | 1.16  | 1.24 | 1.32  | V    |
| V <sub>(ENF)</sub>                      | Enable threshold voltage for low I <sub>Q</sub> shutdown |                                                                       | 0.32  | 0.64 | 0.94  | V    |
| V <sub>(EN_Hys)</sub>                   | Enable Hysteresis                                        |                                                                       | 38    | 90   | 132   | mV   |
| I <sub>(EN/UVLO)</sub>                  | Enable sink current                                      | V <sub>(EN/UVLO)</sub> = 12 V                                         |       | 3    | 5     | μΑ   |
| GATE DRIVE                              |                                                          |                                                                       |       |      |       |      |
| I <sub>(GATE)</sub>                     | Peak source current                                      | $V_{(GATE)} - V_{(SRC)} = 5 V$                                        | 40    | 60   | 77    | μΑ   |
|                                         | Peak source current                                      | V <sub>(GATE)</sub> – V <sub>(SRC)</sub> = 5 V, LM74502H              | 3     | 11   |       | mA   |
| I <sub>(GATE)</sub>                     | Peak sink current                                        | EN= High to Low<br>V <sub>(GATE)</sub> – V <sub>(SRC)</sub> = 5 V     |       | 2370 |       | mA   |
| RDS <sub>ON</sub>                       | discharge switch RDS <sub>ON</sub>                       | EN = High to Low<br>V <sub>(GATE)</sub> – V <sub>(SRC)</sub> = 100 mV | 0.4   |      | 2     | Ω    |
| CHARGE PUMP                             |                                                          |                                                                       |       |      |       |      |
|                                         | Charge Pump source current (Charge pump on)              | V <sub>(VCAP)</sub> – V <sub>(VS)</sub> = 7 V                         | 162   | 300  | 600   | μΑ   |
| I <sub>(VCAP)</sub>                     | Charge Pump sink current (Charge pump off)               | V <sub>(VCAP)</sub> - V <sub>(VS)</sub> = 14 V                        |       | 5    | 10    | μΑ   |
| V <sub>(VCAP)</sub> - V <sub>(VS)</sub> | Charge pump voltage at V <sub>(VS)</sub> = 3.2 V         | I <sub>(VCAP)</sub> ≤ 30 μA                                           | 8     |      |       | V    |
| $V_{(VCAP)} - V_{(VS)}$                 | Charge pump turn on voltage                              |                                                                       | 10.3  | 11.6 | 13    | V    |
| $V_{(VCAP)} - V_{(VS)}$                 | Charge pump turn off voltage                             |                                                                       | 11    | 12.4 | 13.9  | V    |
| $V_{(VCAP)} - V_{(VS)}$                 | Charge Pump Enable comparator Hysteresis                 |                                                                       | 0.45  | 0.8  | 1.25  | V    |

# 6.5 Electrical Characteristics (continued)

 $T_J$  = -40°C to +125°C; typical values at  $T_J$  = 25°C,  $V_{(VS)}$  = 12 V,  $C_{(VCAP)}$  = 0.1  $\mu$ F,  $V_{(EN/UVLO)}$  = 3.3 V, over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                        | TEST CONDITIONS               | MIN   | TYP   | MAX   | UNIT |
|--------------------------|------------------------------------------------------------------|-------------------------------|-------|-------|-------|------|
| V <sub>(VCAP UVLO)</sub> | V <sub>(VCAP)</sub> – V <sub>(S)</sub> UV release at rising edge |                               | 5.7   | 6.5   | 7.5   | V    |
| V <sub>(VCAP UVLO)</sub> | $V_{(VCAP)} - V_{(S)}$ UV threshold at falling edge              |                               | 5.05  | 5.4   | 6.2   | V    |
| OVERVOLTAGE              | PROTECTION                                                       |                               |       |       |       |      |
| V <sub>(OVR)</sub>       | Overvoltage threshold input, rising                              |                               | 1.165 | 1.25  | 1.333 | V    |
| V <sub>(OVF)</sub>       | Overvoltage threshold input, falling                             |                               | 1.063 | 1.143 | 1.222 | V    |
| V <sub>(OV_Hys)</sub>    | OV Hysteresis                                                    |                               |       | 100   |       | mV   |
| I <sub>(OV)</sub>        | OV Input leakage current                                         | 0 V < V <sub>(OV)</sub> < 5 V | 12    | 50    | 110   | nA   |

# **6.6 Switching Characteristics**

 $T_J = -40^{\circ}\text{C}$  to +125°C; typical values at  $T_J = 25^{\circ}\text{C}$ ,  $V_{(VS)} = 12$  V,  $C_{IN} = C_{(VCAP)} = C_{OUT} = 0.1$   $\mu\text{F}$ ,  $V_{(EN/UVLO)} = 3.3$  V, over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                         | TEST CONDITIONS                                                                                                                                                                | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| EN <sub>TDLY</sub>                  | EN high to Gate Turn On delay     | V <sub>(VCAP)</sub> > V <sub>(VCAP UVLOR)</sub> , V <sub>(EN/UVLO)</sub> > V <sub>(EN_UVLOR)</sub> to V <sub>(GATE-SRC)</sub> > 5 V, C <sub>(GATE-SRC)</sub> = 4.7 nF LM74502H |     | 75  | 110 | μs   |
| t <sub>UVLO_OFF(deg</sub><br>)_GATE | GATE Turnoff delay during EN/UVLO | $V_{(EN/UVLO)} \downarrow$ to $V_{(GATE-SRC)} < 1$ V, $C_{(GATE-SRC)} = 4.7$ nF                                                                                                |     | 2   |     | μs   |
| t <sub>OVP_OFF(deg)_</sub><br>GATE  | GATE Turnoff delay during OV      | $V_{(OV)} \uparrow \text{ to } V_{(GATE\text{-}SRC)} < 1 \text{ V, } C_{(GATE\text{-}SRC)}$<br>= 4.7 nF                                                                        |     | 0.6 | 1   | μs   |
| t <sub>OVP_ON(deg)_G</sub><br>ATE   | GATE Turnon delay during OV       | $V_{(OV)} \downarrow$ to $V_{(GATE-SRC)} > 5$ V, $C_{(GATE-SRC)} = 4.7$ nF LM74502H                                                                                            |     | 5   | 10  | μs   |

Submit Document Feedback

# 6.7 Typical Characteristics



# 6.7 Typical Characteristics (continued)





# 7 Parameter Measurement Information



Figure 7-1. Timing Waveforms

# **8 Detailed Description**

### 8.1 Overview

The LM74502 and LM74502H controller has all the features necessary to implement an efficient and fast reverse polarity protection circuit with load disconnect feature. This easy to use reverse polarity protection controller is paired with an external back-to-back connected N-channel MOSFETs to replace other reverse polarity schemes such as a P-channel MOSFETs. The wide input supply range of 4 V to 65 V allows protection and control of 12-V and 24-V input supply systems. The device can withstand and protect the loads from negative supply voltages down to –65 V. An integrated charge pump drives external back-to-back connected N-channel MOSFETs with gate drive voltage of approximately 13 V. LM74502 with its 60-μA peak gate drive strength is suitable for applications that needs inherent inrush current control. LM74502H with its fast gate drive strength of 11-mA peak is suitable for applications which need fast turn-on and turn-off of external MOSFET switch. LM74502 features an adjustable overvoltage protection using the OV pin. with the enable pin low during the standby mode, both the external MOSFETs and controller is off and draws a very low shutdown current of 1 μA.

# 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Input Voltage

The VS pin is used to power the LM74502's internal circuitry, typically drawing 45  $\mu$ A when enabled and 1  $\mu$ A when disabled. If the VS pin voltage is greater than the POR Rising threshold, then LM74502 operates in either shutdown mode or conduction mode in accordance with the EN/UVLO pin voltage. The voltage from VS to GND is designed to vary from 65 V to –65 V, allowing the LM74502 to withstand negative voltage transients.

# 8.3.2 Charge Pump (VCAP)

The charge pump supplies the voltage necessary to drive the external N-channel MOSFET. An external charge pump capacitor is placed between VCAP and VS pin to provide energy to turn on the external MOSFET. For the charge pump to supply current to the external capacitor the EN/UVLO pin voltage must be above the specified input high threshold,  $V_{(EN\_IH)}$ . When enabled the charge pump sources a charging current of 300  $\mu$ A typically. If EN/UVLO pins is pulled low, then the charge pump remains disabled. To ensure that the external MOSFET can be driven above its specified threshold voltage, the VCAP to VS voltage must be above the undervoltage lockout threshold, typically 6.5 V, before the internal gate driver is enabled. Use Equation 1 to calculate the initial gate driver enable delay.

$$T_{(DRV\_EN)} = 75 \ \mu s + C_{(VCAP)} \times \frac{V_{(VCAP\_UVLOR)}}{300 \ \mu A} \tag{1}$$

#### where

- C<sub>(VCAP)</sub> is the charge pump capacitance connected across VS and VCAP pins
- $V_{(VCAP UVLOR)} = 6.5 \text{ V (typical)}$

To remove any chatter on the gate drive approximately 800 mV of hysteresis is added to the VCAP undervoltage lockout. The charge pump remains enabled until the VCAP to VS voltage reaches 12.4 V, typically, at which point the charge pump is disabled decreasing the current draw on the VS pin. The charge pump remains disabled until the VCAP to VS voltage is below to 11.6 V typically at which point the charge pump is enabled. The voltage between VCAP and VS continue to charge and discharge between 11.6 V and 12.4 V as shown in Figure 8-1. By enabling and disabling the charge pump, the operating quiescent current of the LM74502 is reduced. When the charge pump is disabled it sinks 5-µA typical.



Figure 8-1. Charge Pump Operation

# 8.3.3 Gate Driver (GATE, SRC)

The gate driver is used to control the external N-Channel MOSFET by setting the appropriate GATE to SRC voltage.

Before the gate driver is enabled, the following three conditions must be achieved:

- The EN/UVLO pin voltage must be greater than the specified input high voltage.
- The VCAP to VS voltage must be greater than the undervoltage lockout voltage.
- The VS voltage must be greater than VS POR rising threshold.

If the above conditions are not achieved, then the GATE pin is internally connected to the SRC pin, assuring that the external MOSFET is disabled. After these conditions are achieved, the gate driver operates in the conduction mode enhancing the external MOSFET completely.

The controller offers two gate drive variants. LM74502 with typical peak gate drive strength of 60 µA is suitable to achieve smooth start-up with inherent inrush current control due to its lower gate drive strength.

LM74502H with its 11 -mA typical peak gate drive strength is suitable for applications which need faster turn on such as load switch applications.

LM74502, LM74502H SRC pin is capable of handling negative voltage which also makes it suitable for load disconnect switch applications with loads which are inductive in nature.

#### 8.3.3.1 Inrush Current Control

An external circuit as shown in Figure 8-2 can be added on the GATE pin of the LM74502 to have additional inrush current control for the applications which have large capacitive loads.



Figure 8-2. Inrush Current Limiting Using LM74502

The  $C_{dVdT}$  capacitor is required for slowing down the GATE voltage ramp during power up for inrush current limiting. Use Equation 2 to calculate  $C_{dVdT}$  capacitance value.

$$C_{dvdt} = I_{GATE} \times C_{OUT}$$

$$I_{INRUSH}$$
(2)

where  $I_{GATE}$  is 60  $\mu A$  (typical),  $I_{INRUSH}$  is the inrush current and  $C_{OUT}$  is the output load capacitance. An extra resistor,  $R_G$ , in series with the  $C_{dVdT}$  capacitor acts as an isolation resistor between  $C_{dvdt}$  and gate of the MOSFET.

The inrush current control scheme shown in Figure 8-2 is not applicable to LM74502H as its gate drive is optimized for fast turn-on load switch applications.

#### 8.3.4 Enable (EN/UVLO)

The LM74502 has an enable pin, EN/UVLO. The enable pin allows for the gate driver to be either enabled or disabled by an external signal. If the EN/UVLO pin voltage is greater than the rising threshold, the gate driver and charge pump operates as described in the *Gate Driver (GATE, SRC)* and *Charge Pump (VCAP)* sections. If the enable pin voltage is less than the input low threshold, the charge pump and gate driver are disabled placing the LM74502 in shutdown mode. The EN/UVLO pin can withstand a voltage as large as 65 V and as low as –65 V. This feature allows for the EN/UVLO pin to be connected directly to the VS pin if enable functionality is not needed. In conditions where EN/UVLO is left floating, the internal sink current of 3 uA pulls EN/UVLO pin low and disables the device.

An external resistor divider connected from input to EN/UVLO to ground can be used to implement the input Undervoltage Lockout (UVLO) functionality in the system. When EN/UVLO pin voltage is lower than UVLO comparator falling threshold ( $V_{EN/UVLOR}$ ) but higher than enable falling threshold ( $V_{ENF}$ ), the device disables gate drive voltage, however, charge pump is kept on. This action ensures quick recovery of gate drive when UVLO condition is removed. If UVLO functionality is not required, connect EN/UVLO pin to VS.

# 8.3.5 Overvoltage Protection (OV)

LM74502 provides programmable overvoltage protection feature with OV pin. A resistor divider can be connected from input source to OV pin to ground in order to set overvoltage threshold. An internal comparator compares the input voltage against fixed reference (1.25 V) and disables the gate drive as soon as OV pin voltage goes above the OV comparator reference. When the resistor divider is referred from input supply side, device is configured for overvoltage cutoff functionality. When the resistor divider is referred from output side (V<sub>OLIT</sub>), the device is configured for overvoltage clamp functionality.

When OV pin voltage goes above OV comparator  $V_{OVR}$  threshold (1.25-V typical), the device disables gate drive, however, charge pump remains active. When OV pin voltage falls below  $V_{OVF}$  threshold (1.14-V typical), the gate is quickly turned on as charge pump is kept on and the device does not go through the device start-up process. When OV pin is not used, it can be connected to ground.

#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

The LM74502 enters shutdown mode when the EN/UVLO pin voltage is below the specified input low threshold  $V_{(ENF)}$ . Both the gate driver and the charge pump are disabled in shutdown mode. During shutdown mode the LM74502 enters low  $I_Q$  operation with the VS pin only sinking 1  $\mu$ A of current.

#### 8.4.2 Conduction Mode

For the LM74502 to operate in conduction mode the gate driver must be enabled as described in the *Gate Driver* (*GATE*, *SRC*) section. If these conditions are achieved the GATE pin is

- Internally driven through 60-µA current source in case of LM74502
- Internally connected to the VCAP for fast turn-on of external FET in case of LM74502H

LM74502, LM74502H gate drive is disabled when OV pin voltage is above  $V_{OVR}$  threshold or EN/UVLO pin voltage is lower than  $V_{EN/UVLOF}$  threshold.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The LM74502 is used with back-to-back connected N-Channel MOSFETs in a typical reverse polarity protection with load disconnect application. The schematic for the 12-V input supply reverse polarity protection is shown in Figure 9-1, where the LM74502 is used to drive the back-to-back connected MOSFETs Q1 and Q2 in series with a 12-V supply.

# 9.2 Typical Application



Figure 9-1. Typical Application Circuit

#### 9.2.1 Design Requirements

A design example, with system design parameters listed in Table 9-1 is presented.

Table 9-1. Design Parameters

| DESIGN PARAMETER       | EXAMPLE VALUE                     |
|------------------------|-----------------------------------|
| Input voltage range    | 12-V nominal                      |
| Overvoltage protection | 37 V                              |
| Output current         | 5-A full load                     |
| Output capacitance     | 220-μF typical output capacitance |

### 9.2.2 Detailed Design Procedure

## 9.2.2.1 Design Considerations

- Input operating voltage range (including overvoltage protection)
- Maximum load current

#### 9.2.2.2 MOSFET Selection

The important MOSFET electrical parameters are the maximum continuous drain current  $I_D$ , the maximum drain-to-source voltage  $V_{DS(MAX)}$ , the maximum gate-to-source voltage  $V_{GS(MAX)}$  and the drain-to-source On resistance  $R_{DSON}$ .

The maximum continuous drain current,  $I_D$ , rating must exceed the maximum continuous load current. The maximum drain-to-source voltage,  $V_{DS(MAX)}$ , must be high enough to withstand the highest differential voltage seen in the application. This requirement would include any anticipated fault conditions. The maximum  $V_{GS}$  LM74502 can drive is 13.9 V, so a MOSFET with 15-V minimum  $V_{GS}$  rating must be selected. If a MOSFET with  $V_{GS}$  rating < 15 V is selected, a zener diode can be used between GATE to SRC pin to clamp  $V_{GS}$  to safe level.

To reduce the MOSFET conduction losses, lowest possible  $R_{DS(ON)}$  is preferred. Selecting a MOSFET with RDS(ON) that gives VDS drop 20 mV to 50 mV provides good trade off in terms of power dissipation and cost.

Thermal resistance of the MOSFET must be considered against the expected maximum power dissipation in the MOSFET to ensure that the junction temperature  $(T_J)$  is well controlled.

#### 9.2.2.3 Overvoltage Protection

Resistors R1 and R2 connected in series is used to program the overvoltage threshold. Connecting R1 to VIN provides overvoltage cutoff and switching the connection to VOUT provides overvoltage clamp response. The resistor values required for setting the overvoltage threshold  $V_{OV}$  to 37 V are calculated by solving Equation 3

$$V_{OVR} = \frac{R_2 \times V_{OV}}{R_1 + R_2} \tag{3}$$

For minimizing the input current drawn from the supply through resistors R1 and R2, it is recommended to use higher value of resistance. Using high value resistors adds error in the calculations because the current through the resistors at higher value becomes comparable to the leakage current into the OV pin. Select (R1 + R2) such that current through resistors is around 100 times higher than the leakage through OV pin. Based on the device electrical characteristics,  $V_{OVR}$  is 1.25 V , Select (R1) = 100 k $\Omega$  and R2 = 3.5 k $\Omega$  as a standard resistor value to set overvoltage cutoff of 37 V.

### 9.2.2.4 Charge Pump VCAP, Input and Output Capacitance

Minimum required capacitance for charge pump VCAP and input and output capacitance are:

- C<sub>VCAP</sub>: minimum recommended value of VCAP (μF) ≥ 10 × Effective C<sub>ISS(MOSFET)</sub> (μF), 0.22 μF is selected
- C<sub>IN</sub>: typical input capacitor of 0.1 μF
- C<sub>OUT</sub>: typical output capacitor 220 μF

Copyright © 2022 Texas Instruments Incorporated



# 9.2.3 Application Curves



# 9.3 Input Surge Stopper Using LM74502, LM74502H

Many industrial applications need to comply with input overvoltage transients and surge events specified by standards such as IEC61000-4-x. LM74502, LM74502H can be configured as input surge stopper to provide overvoltage along with input reverse supply protection.



Figure 9-8. Typical Surge Stopper Application for 24-V Powered Systems

As shown in Figure 9-8 MOSFET Q1 is used to turn off or clamp output voltage to acceptable safe level and protect the MOSFET Q2 and LM74502 from input transient. Note that only the VS pin is exposed to input transient through a resistor, R1. A 60-V rated zener diode is used to clamp and protect the VS pin within recommended operating condition. Rest of the circuit is not exposed to higher voltage as the MOSFET Q1 can either be turned off completely or output voltage clamped to safe level.

# 9.3.1 VS Capacitance, Resistor $R_1$ and Zener Clamp ( $D_Z$ )

Minimum of 1  $\mu$ F C<sub>VS</sub> capacitance is required. During input overvoltage transient, resistor R1 and zener diode D<sub>Z</sub> are used to protect VS pin from exceeding the maximum ratings by clamping V<sub>VS</sub> to 60 V. Choosing R1 = 10 k $\Omega$ , the peak power dissipated in zener diode D<sub>Z</sub> can be calculated using Equation 4.

$$P_{DZ} = V_{DZ} \times \frac{(V_{IN(MAX)} - V_{DZ})}{R_1}$$
(4)

Where  $V_{DZ}$  is the breakdown voltage of zener diode. Select the zener diode which can handle peak power requirement.

Peak power dissipated in resistor R1 can be calculated using Equation 5.

$$P_{R1} = \frac{(V_{IN(MAX)} - V_{DZ})^2}{R_1}$$
 (5)

Select a resistor package which can handle peak power and maximum DC voltage.

#### 9.3.2 Overvoltage Protection

For the overvoltage setting, refer to the resistor selection procedure described in *Overvoltage Protection*. Select (R2) = 100 k $\Omega$  and R3 = 3.5 k $\Omega$  as a standard resistor value to set overvoltage cutoff of 37 V.

#### 9.3.3 MOSFET Selection

The VDS rating of the MOSFET Q1 must be minimum  $V_{IN(max)}$  for designs with output overvoltage cutoff where output can reach 0 V with higher loads. For designs with output overvoltage clamp, MOSFET VDS rating must

be  $(V_{IN(max)} - V_{OUT\_CLAMP})$ . The VGS rating is based on GATE-SRC maximum voltage of 15 V. TI recommends a 20-V VGS rated MÖSFET. Power dissipation on MOSFET Q1 on a design where output is clamped is critical and SOA characteristics of the MOSFET must be considered with sufficient design margin for reliable operation. An additional zener diode from GATE to SRC can be needed to protect the external FET in case output is expected to drop to the level where it can exceed external FET  $V_{GS(max)}$  rating.



Figure 9-9. 200-V Surge Stopper with Overvoltage Cutoff Using LM74502

### 9.4 Fast Turn-On and Turn-Off High Side Switch Driver Using LM74502H

In applications such as industrial motor drives and safety power line communication digital output modules, N-Channel MOSFET based high side switch is very commonly used to disconnect the loads from supply line in case of faults such as overvoltage event . LM74502, LM74502H can be used to drive external MOSFET to realize simple high side switch with overvoltage protection. Figure 9-10 shows a typical application circuit where LM74502H is used to drive external MOSFET Q1 as a main power path connect and disconnect switch. A resistor divider from input to OV pin to ground can be used the set the overvoltage threshold.

If VOUT node (SRC pin) of the device is expected to drop in case of events such as overcurrent or short-circuit on load side then additional zener diode is required across gate and source pin of external MOSFET to protect it from exceeding it's maximum  $V_{GS}$  rating.



Figure 9-10. Fast Turn-ON and OFF High Side Switch Using LM74502H

Many industrial safety applications require fast switching off of MOSFET to verify proper functioning of the high side disconnect switch for diagnostic purpose. LM74502H OV pin can be used as control input to realize fast turn-on and turn-off load switch functionality. with OV pin pulled above  $V_{OVR}$  threshold of (1.25-V typical), LM74502H turns off the external MOSFET (with Ciss = 4.7 nF) within 1  $\mu$ s typically. When OV pin is pulled low, LM74502H with its peak gate drive strength of 11 mA turns on external MOSFET with turn on speed of 7- $\mu$ s typical. Figure 9-11 shows LM74502H GATE to SRC response when OV pin is used as logic input for turning external MOSFET on and off.



Figure 9-11. Fast Turn-On and Turn-Off High Side Switch Driver Using LM74502H

# 10 Power Supply Recommendations

The LM74502, LM74502H reverse polarity protection controller is designed for the supply voltage range of 3.2 V  $\leq$  V<sub>S</sub>  $\leq$  65 V. If the input supply is located more than a few inches from the device, TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$ F. Based on system requirements, a higher input bypass capacitor may be needed with LM74502H to avoid supply glitch in case of high inrush current start-up event. To prevent LM74502 and surrounding components from damage under the conditions of a direct output short circuit, use a power supply having overload and short-circuit protection.

# 11 Layout

# 11.1 Layout Guidelines

- Place the input capacitor C<sub>IN</sub> of 0.1-μF minimum close to VS pin to ground. This typically helps with better EMI performance.
- Connect GATE and SRC pin of LM74502, LM74502H close to the MOSFET's GATE and SOURCE pin.
- Use thick traces for source and drain of the MOSFET to minimize resistive losses because the high current path of for this solution is through the MOSFET.
- The charge pump capacitor across VCAP and VS pin must be kept away from the MOSFET to lower the thermal effects on the capacitance value.
- The GATE pin of the LM74502, LM74502H must be connected to the MOSFET gate with short trace. Avoid excessively thin and long running trace to the Gate Drive.



# 11.2 Layout Example



Figure 11-1. Layout Example

# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 25-Oct-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM74502DDFR      | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | LM502                   | Samples |
| LM74502HDDFR     | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | L502H                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 25-Oct-2023

#### OTHER QUALIFIED VERSIONS OF LM74502, LM74502H:

• Automotive : LM74502-Q1, LM74502H-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM74502DDFR  | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM74502HDDFR | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM74502DDFR  | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| LM74502HDDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated