# MMBZ30VCL-Q1 Dual Channel ESD Protection #### 1 Features - Ultra Low I/O capacitance = 4.5pF (typical) - Low leakage current <25nA - Unidirectional ESD protection for 2 channels or Bidirectional for 1 channel - IEC 61000-4-2 ESD protection: - ±30kV contact discharge - ±30kV air-gap discharge - ISO 10605 (330pF, 330Ω) ESD protection: - ±25kV contact discharge - ±30kV air-gap discharge - AEC-Q101 qualified - Temperature range: -55°C to +150°C - Leaded packages used for automatic optical inspection (AOI) ## 2 Applications - Automotive in-vehicle networks - Controller area network (CAN) - Local interconnect network (LIN) ## 3 Description The MMBZ30VCL-Q1 is a dual channel unidirectional or single channel bidirectional ESD in a common cathode configuration. The device's low capacitance and low leakage features enable use in high speed applications. The low dynamic resistance allows low clamping voltage to help protect systems against transient events. This protection is key as automotive systems require a high level of robustness and reliability when they control safety devices. The MMBZ30VCL-Q1 is packaged in the SOT-23, providing two channels of robust transient protection in one space-efficient form factor. #### Package Information | PART NUMBER | PACKAGE (1) | PACKAGE SIZE (2) | |--------------|-----------------|------------------| | PART NUMBER | PACKAGE (1) | PACKAGE SIZE (-) | | MMBZ30VCL-Q1 | DBZ (SOT-23, 3) | 2.92mm × 2.37mm | - For more information, see Section 8. - The package size (length × width) is a nominal value and includes pins, where applicable. **Typical Application** # **Table of Contents** | 1 Features1 | 5.7 Electrical Characteristics | |---------------------------------------|------------------------------------------------------| | 2 Applications 1 | 5.8 Typical Characteristics6 | | 3 Description1 | 6 Device and Documentation Support | | 4 Pin Configuration and Functions3 | 6.1 Documentation Support7 | | 5 Specifications4 | 6.2 Receiving Notification of Documentation Updates7 | | 5.1 Absolute Maximum Ratings4 | 6.3 Support Resources7 | | 5.2 ESD Ratings—AEC Specification4 | 6.4 Trademarks7 | | 5.3 ESD Ratings—IEC Specification4 | 6.5 Electrostatic Discharge Caution7 | | 5.4 ESD Ratings - ISO Specification4 | 6.6 Glossary7 | | 5.5 Recommended Operating Conditions4 | 7 Revision History | | 5.6 Thermal Information5 | 8 Mechanical, Packaging, and Orderable Information7 | # 4 Pin Configuration and Functions Figure 4-1. DBZ Package, 3-Pin SOT-23 (Top View) **Table 4-1. Pin Functions** | PIN | | DESCRIPTION | | | | |------|-----|------------------|--|--|--| | NAME | NO. | DESCRIPTION | | | | | AN1 | 1 | Anode of diode 1 | | | | | AN2 | 2 | Anode of diode 2 | | | | | CC | 3 | Common Cathode | | | | # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------------|-----|-----|------| | P <sub>PP</sub> | IEC 61643-321 Power (t <sub>p</sub> - 10/1000μs) at 25°C | | 20 | W | | I <sub>PP</sub> | IEC 61643-321 Current (t <sub>p</sub> - 10/1000μs) at 25°C | | 0.5 | А | | T <sub>A</sub> | Operating free-air temperature | -55 | 150 | | | TJ | Junction temperature | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 155 | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings—AEC Specification | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|--------|------| | | | Human body model (HBM), per AEC Q101-001 <sup>(1)</sup> | ± 2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q101-005 | ± 1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # 5.3 ESD Ratings—IEC Specification | | | | VALUE | UNIT | |---------------------------|-------------------------|-------------------------------------------|--------|------| | V | Electrostatic discharge | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | V | | V <sub>(ESD)</sub> Electr | Electrostatic discharge | IEC 61000-4-2 Air-gap Discharge, all pins | ±30000 | | ### 5.4 ESD Ratings - ISO Specification | | | | | VALUE | UNIT | | |---------------------------------------|----------------------------------|----------------------------|----------------------------|---------|------|--| | | Contact discharge <sup>(1)</sup> | ISO 10605, 150pF, 330Ω, IO | ± 30000 | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Electrostatio discharge | Contact discharge(**) | ISO 10605, 330pF, 330Ω, IO | ± 25000 | ., | | | V <sub>(ESD)</sub> | Electrostatic discharge | Air gan diagharga | ISO 10605, 150pF, 330Ω, IO | ± 30000 | V | | | | | Air-gap discharge | ISO 10605, 330pF, 330Ω, IO | ± 30000 | | | <sup>(1)</sup> Measured from pin1/pin2 to pin3 ## **5.5 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------|-----|-----|-----|------| | T <sub>A</sub> | Operating free-air temperature | -55 | | 150 | °C | Product Folder Links: MMBZ30VCL-Q1 #### 5.6 Thermal Information | | | MMBZ30VCL-Q1 | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC (1) | DBZ (SOT-23) | UNIT | | | | 3 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 262.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 147.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 96.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 33.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 95.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.7 Electrical Characteristics over T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------|--------------------------------------------------------|------|-----|------|------| | V <sub>F</sub> | Forward Voltage | I <sub>F</sub> = 10mA, T <sub>A</sub> = 25°C | | | 1.1 | V | | V <sub>RWM</sub> | Reverse stand-off voltage | T <sub>A</sub> = 25°C | | | 24 | V | | $V_{BR}$ | Breakdown voltage (1) | I <sub>T</sub> = 10mA, T <sub>A</sub> = 25°C | 24.8 | | 34.8 | V | | V <sub>CLAMP</sub> | Clamping voltage (2) | I <sub>PPM</sub> = 0.5A, t <sub>p</sub> = 10/1000μs | | 31 | 40 | V | | I <sub>LEAK</sub> | Leakage current | V <sub>IO</sub> = ±24V | | 1 | 25 | nA | | S <sub>Z</sub> | Temperature Coefficient | I <sub>Z</sub> = 10mA | | 13 | | mV/C | | C <sub>L</sub> | Line capacitance | V <sub>IO</sub> = 0V, f = 1MHz, V <sub>pp</sub> = 30mV | | 4.5 | | pF | $V_{BR}$ is defined as the voltage when 10mA is applied and before the device enters into the shallow snapback state Device stressed with 10/1000 $\mu$ s exponential decay waveform according to IEC 61643-321 # **5.8 Typical Characteristics** # 6 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### **6.1 Documentation Support** #### 6.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, ESD Layout Guide application reports - · Texas Instruments, Generic ESD Evaluation Module user's guide - Texas Instruments, Picking ESD Diodes for Ultra High-Speed Data Lines application reports - Texas Instruments, Reading and Understanding an ESD Protection data sheet ### 6.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 6.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 6.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 6.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 6.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 7 Revision History | DATE | REVISION | NOTES | |---------------|----------|-----------------| | November 2024 | * | Initial Release | ## 8 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 28-Nov-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | MMBZ30VCLDBZRQ1 | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | | 3IBG | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF MMBZ30VCL-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 28-Nov-2024 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Nov-2024 ### TAPE AND REEL INFORMATION | _ | Tanana and a same and a same and a same and a same s | |----|----------------------------------------------------------------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | MMBZ30VCLDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.2 | 2.85 | 1.3 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Nov-2024 #### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | MMBZ30VCLDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 210.0 | 185.0 | 35.0 | | SMALL OUTLINE TRANSISTOR ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC registration TO-236, except minimum foot length. - 4. Support pin may differ or may not be present. - 5. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated