SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998

- Input Resistance . . . 3 k $\Omega$  to 7 k $\Omega$
- Input Signal Range . . . ±30 V
- Operate From Single 5-V Supply
- Built-In Input Hysteresis (Double Thresholds)
- Response Control that Provides: Input Threshold Shifting Input Noise Filtering
- Meet or Exceed the Requirements of TIA/EIA-232-F and ITU Recommendation V.28
- Fully Interchangeable With Motorola<sup>™</sup> MC1489 and MC1489A

#### description

These devices are monolithic low-power Schottky quadruple line receivers designed to satisfy the requirements of the standard interface between data-terminal equipment and data-communication equipment as defined by TIA/EIA-232-F. A separate response-control (CONT) terminal is provided for each receiver. A resistor or a resistor and bias-voltage source can be connected between this terminal and ground to shift the input threshold levels. An external capacitor can be connected between this terminal and ground to provide input noise filtering.

The SN55189 and SN55189A are characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The MC1489, MC1489A, SN75189, and SN75189A are characterized for operation from 0°C to 70°C.



SN55189, SN55189A . . . J OR W PACKAGE

<sup>†</sup> The NS package is only available left-end taped and reeled. For SN75189, order SN75189NSR.





NC - No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Motorola is a trademark of Motorola, Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, N, NS, and W packages.

#### logic diagram (positive logic)



Resistor values shown are nominal.



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1) 10 V                                       |
|-----------------------------------------------------------------------------------------|
| Input voltage, V <sub>1</sub> ±30 V                                                     |
| Output voltage, I <sub>O</sub>                                                          |
| Continuous total power dissipation                                                      |
| Operating free-air temperature range, T <sub>A</sub> : SN55189, SN55189A                |
| MC1489, MC1489A, SN75189, SN75189A 0°C to 70°C                                          |
| Storage temperature range, T <sub>stg</sub> –65°C to 150°C                              |
| Case temperature for 60 seconds, FK package 260°C                                       |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J or W package            |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D, N, or NS package 260°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to the network ground terminal.

|         | DISSIPATION RATING TABLE           |                                                |                                       |                                        |  |  |  |  |  |  |  |
|---------|------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|--|--|--|--|--|--|--|
| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |  |  |  |  |  |  |  |
| D       | 950 mW                             | 7.6 mW/°C                                      | 608 mW                                | N/A                                    |  |  |  |  |  |  |  |
| FK      | 1375 mW                            | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |  |  |  |  |  |  |  |
| ‡L      | 1375 mW                            | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |  |  |  |  |  |  |  |
| Ν       | 1150 mW                            | 9.2 mW/°C                                      | 736 mW                                | N/A                                    |  |  |  |  |  |  |  |
| NS      | 625 mW                             | 4.0 mW/°C                                      | 445 mW                                | N/A                                    |  |  |  |  |  |  |  |
| W       | 1000 mW                            | 8.0 mW/°C                                      | 640 mW                                | 200 mW                                 |  |  |  |  |  |  |  |

<sup>‡</sup> In the J package, SN55189 and SN55189A chips are either silver glass or alloy mounted.

#### recommended operating conditions

|                                                | MIN | NOM | MAX  | UNIT |
|------------------------------------------------|-----|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.5 | 5   | 5.5  | V    |
| Input voltage, VI                              | -25 |     | 25   | V    |
| High-level output current, IOH                 |     |     | -0.5 | mA   |
| Low-level output current, IOL                  |     |     | 10   | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0   |     | 70   | °C   |



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998

# electrical characteristics over operating free-air temperature range, $V_{\mbox{CC}}$ = 5 V $\pm$ 1% (unless otherwise noted)

| PARAMETER                                      |                                 | TEST<br>FIGURE | TEST                                   |                                        | SN55189<br>N55189/ |      | MC14<br>S | UNIT  |      |      |    |  |
|------------------------------------------------|---------------------------------|----------------|----------------------------------------|----------------------------------------|--------------------|------|-----------|-------|------|------|----|--|
|                                                |                                 |                |                                        |                                        | MIN                | TYP‡ | MAX       | MIN   | TYP‡ | MAX  |    |  |
|                                                |                                 |                |                                        | $T_A = 25^{\circ}C$                    | 1                  | 1.3  | 1.5       | 1     | 1.3  | 1.5  |    |  |
|                                                |                                 |                | '89                                    | $T_A = 0^{\circ}C$ to $70^{\circ}C$    |                    |      |           | 0.9   |      | 1.6  |    |  |
| \/. <del>_</del>                               | Positive-going input            | 1              |                                        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 0.6                |      | 1.9       |       |      |      | V  |  |
| VIT+ threshold voltage                         | '                               |                | $T_A = 25^{\circ}C$                    | 1.75                                   | 1.9                | 2.25 | 1.75      | 1.9   | 2.25 | v    |    |  |
|                                                |                                 | '89A           | $T_A = 0^{\circ}C$ to $70^{\circ}C$    |                                        |                    |      | 1.55      |       | 2.25 |      |    |  |
|                                                |                                 |                | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 1.30                                   |                    | 2.65 |           |       |      |      |    |  |
| VIT- Negative-going input<br>threshold voltage |                                 |                | $T_A = 25^{\circ}C$                    | 0.75                                   | 1.0                | 1.25 | 0.75      | 1.0   | 1.25 |      |    |  |
|                                                | 1                               | '89, '89A      | $T_A = 0^{\circ}C$ to $70^{\circ}C$    |                                        |                    |      | 0.65      |       | 1.25 | V    |    |  |
|                                                | the shou voltage                |                |                                        | $T_A = -55^{\circ}C$ to $125^{\circ}C$ | 0.35               |      | 1.6       |       |      |      |    |  |
| Vон                                            | High-level                      | 1              | V <sub>I</sub> = 0.75 V,               | I <sub>OH</sub> = -0.5 mA              | 2.6                | 4    | 5         | 2.6   | 4    | 5    | V  |  |
| VОН                                            | output voltage                  | '              | Input open,                            | $I_{OH} = -0.5 \text{ mA}$             | 2.6                | 4    | 5         | 2.6   | 4    | 5    | v  |  |
| VOL                                            | Low-level<br>output voltage     | 1              | V <sub>1</sub> = 3 V,                  | I <sub>OL</sub> = 10 mA                |                    | 0.2  | 0.45      |       | 0.2  | 0.45 | V  |  |
| I                                              | High-level                      | 2              | V <sub>I</sub> = 25 V                  |                                        | 3.6                |      | 8.3       | 3.6   |      | 8.3  | mA |  |
| ΙΗ                                             | input current                   | 2              | VI = 3 V                               |                                        | 0.43               |      |           | 0.43  |      |      | ША |  |
| ı                                              | Low-level                       | 2              | V <sub>I</sub> = -25 V                 |                                        | -3.6               |      | -8.3      | -3.6  |      | -8.3 | mA |  |
| ΙIΓ                                            | input current                   | <u> </u>       | V <sub>I</sub> = -3 V                  |                                        | -0.43              |      |           | -0.43 |      |      |    |  |
| IOS                                            | Short-circuit<br>output current | 3              |                                        |                                        |                    | -3   |           |       | -3   |      | mA |  |
| ICC                                            | Supply current                  | 2              | V <sub>I</sub> = 5 V,                  | Outputs open                           |                    | 20   | 26        |       | 20   | 26   | mA |  |

<sup>†</sup> All characteristics are measured with the response-control terminal open.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

### switching characteristics, V\_{CC} = 5 V, C<sub>L</sub> = 15 pF, T<sub>A</sub> = 25°C

|                  | PARAMETER                                         | TEST<br>FIGURE | TEST CONDITIONS        | MIN | ТҮР | MAX | UNIT |
|------------------|---------------------------------------------------|----------------|------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output |                | RL = 3.9 kΩ            |     | 25  | 85  | 20   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output |                | RL = 390 Ω             |     | 25  | 50  | ns   |
| <sup>t</sup> TLH | Transition time, low- to high-level output        | 4              | RL = 3.9 kΩ            |     | 120 | 175 |      |
| <sup>t</sup> THL | Transition time, high- to low-level output        |                | R <sub>L</sub> = 390 Ω |     | 10  | 20  | ns   |



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998



Figure 1.  $V_{IT+}$ ,  $V_{IT-}$ ,  $V_{OH}$ ,  $V_{OL}$ 



#### **Response Control Open**

NOTE A: I<sub>CC</sub> is tested for all four receivers simultaneously.

Figure 2.  $I_{IH}$  ,  $I_{IL}$  ,  $I_{CC}$ 





<sup>†</sup> Arrows indicate actual direction of current flow. Current into a terminal is a positive value.



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998



#### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ ,  $t_W = 500$  ns.
  - B. C<sub>L</sub> includes probe and jig capacitances.
  - C. All diodes are 1N3064 or equivalent.

Figure 4. Test Circuit and Voltage Waveforms



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998



Figure 6



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998



#### **TYPICAL CHARACTERISTICS<sup>†</sup>**

starting from 0 V, will not cause a change in the output level.

#### Figure 9

IOTE A: Maximum amplitude of a positive-going pulse that, starting from 0 V, will not cause a change in the output level.

#### Figure 10

<sup>†</sup> Data for free-air temperatures below 0°C and above 70°C are applicable to SN55189 and SN55189A circuits only.



SLLS095D - SEPTEMBER 1973 - REVISED OCTOBER 1998



Figure 11





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)               | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|---------------------------------------|---------|
| 5962-86888022A   | ACTIVE        | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>86888022A<br>SNJ55<br>189AFK | Samples |
| 5962-8688802CA   | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8688802CA<br>SNJ55189AJ          | Samples |
| 5962-8688802DA   | ACTIVE        | CFP          | W                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-8688802DA<br>SNJ55189AW          | Samples |
| MC1489AN         | OBSOLETE      | E PDIP       | Ν                  | 14   |                | TBD                 | Call TI                              | Call TI              | 0 to 70      | MC1489AN                              |         |
| MC1489N          | OBSOLETE      | PDIP         | Ν                  | 14   |                | TBD                 | Call TI                              | Call TI              | 0 to 70      | MC1489N                               |         |
| SN55189AJ        | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN55189AJ                             | Samples |
| SN75189AD        | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189A                              | Samples |
| SN75189ADR       | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189A                              | Samples |
| SN75189ADRG4     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189A                              | Samples |
| SN75189AN        | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN75189AN                             | Samples |
| SN75189ANSR      | ACTIVE        | SOP          | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189A                              | Samples |
| SN75189ANSRG4    | ACTIVE        | SOP          | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189A                              | Samples |
| SN75189APWR      | ACTIVE        | TSSOP        | PW                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   |              | A189A                                 | Samples |
| SN75189D         | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189                               | Samples |
| SN75189DR        | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189                               | Samples |
| SN75189N         | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN75189N                              | Samples |
| SN75189NSR       | ACTIVE        | SOP          | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | SN75189                               | Samples |
| SNJ55189AFK      | ACTIVE        | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-<br>86888022A<br>SNJ55           | Samples |



| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)      | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|------------------------------|---------|
|                  |               |              |                    |      |                |                     | (6)                           |                      |              |                              |         |
|                  |               |              |                    |      |                |                     |                               |                      |              | 189AFK                       |         |
| SNJ55189AJ       | ACTIVE        | CDIP         | J                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | 5962-8688802CA<br>SNJ55189AJ | Samples |
| SNJ55189AW       | ACTIVE        | CFP          | W                  | 14   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | 5962-8688802DA<br>SNJ55189AW | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF SN55189A, SN75189A :

• Catalog : SN75189A

Military : SN55189A

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75189ADR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75189ANSR | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN75189APWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN75189DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75189NSR  | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Dec-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75189ADR  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN75189ANSR | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN75189APWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN75189DR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN75189NSR  | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

#### TEXAS INSTRUMENTS

www.ti.com

7-Dec-2024

#### TUBE



### - B - Alignment groove width

| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-86888022A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| 5962-8688802DA | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN75189AD      | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| SN75189AD      | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75189AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75189AN      | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75189D       | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75189N       | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ55189AFK    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ55189AW     | W            | CFP          | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |

W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14



## FK 20

#### 8.89 x 8.89, 1.27 mm pitch

### **GENERIC PACKAGE VIEW**

### LCCC - 2.03 mm max height

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





### **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



## **PACKAGE OUTLINE**

#### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



### J0014A

# **EXAMPLE BOARD LAYOUT**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **PW0014A**



## **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0014A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### PW0014A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated