





SN74CB3Q3305

SCDS141D - OCTOBER 2003 - REVISED SEPTEMBER 2021

# SN74CB3Q3305 Dual FET Bus Switch 2.5-V or 3.3-V Low-Voltage High-Bandwidth Bus Switch

#### 1 Features

- High-bandwidth data path (up to 500 MHz)<sup>1</sup>
- 5-V tolerant I/Os with device powered up or powered down
- Low and flat ON-state resistance (r<sub>on</sub>) characteristics over operating range  $(r_{on} = 3 \Omega \text{ typical})$
- Supports input voltage beyond supply on data I/O
  - 0 to 5 V switching with 3.3 V V<sub>CC</sub>
  - 0 to 3.3 V switching with 2.5 V V<sub>CC</sub>
- Bidirectional data flow with near-zero propagation
- Low input or output capacitance minimizes loading and signal distortion  $(C_{io(OFF)} = 3.5 \text{ pF typical})$
- Fast switching frequency (f<sub>OE</sub> = 20 MHz maximum)
- Data and control inputs provide undershoot clamp
- Low power consumption ( $I_{CC} = 0.25 \text{ mA typical}$ )
- V<sub>CC</sub> operating range from 2.3 V to 3.6 V
- Data I/Os support 0 to 5 V signaling levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, and 5 V)
- Control inputs can be driven by TTL or 5 V/3.3 V CMOS outputs
- I<sub>off</sub> supports partial-power-down mode operation
- Latch-up performance exceeds 100 mA per JESD 78, Class II

## 2 Applications

- IP phones: wired and wireless
- Optical modules
- Optical networking: video over fiber and EPON
- Private branch exchange (PBX)
- WiMAX and wireless infrastructure equipment
- USB, differential signal interface
- Bus isolation

# 3 Description

The SN74CB3Q3305 device is a high-bandwidth FET bus switch using a charge pump to elevate the gate voltage of the pass transistor, providing a low and flat ON-state resistance (ron). The low and flat ON-state resistance allows for minimal propagation delay and supports switching input voltage beyond the supply on the data input/output (I/O) ports. The device also features low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Specifically designed to support highbandwidth applications, the SN74CB3Q3305 device provides an optimized interface solution ideally suited for broadband communications, networking, and dataintensive computing systems.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry prevents damaging current backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE   | BODY SIZE (NOM)   |  |  |
|--------------|-----------|-------------------|--|--|
| SN74CB3Q3305 | VSSOP (8) | 2.00 mm × 3.10 mm |  |  |
| SN/4CB3Q3303 | TSSOP (8) | 3.00 mm × 6.10 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



(1) EN is the internal enable signal applied to the switch.

#### Simplified Schematic, Each FET Switch (SW)

<sup>1</sup> For additional information regarding the performance characteristics of the CB3Q family, refer to the TI application report, CBT-C, CB3T, and CB3Q Signal-Switch Families, SCDA008.



### **Table of Contents**

| 1 Features                                          | 1   | 8.4 Device Functional Modes                         | 8          |
|-----------------------------------------------------|-----|-----------------------------------------------------|------------|
| 2 Applications                                      |     | 9 Application and Implementation                    | ç          |
| 3 Description                                       | 1   | 9.1 Application Information                         | Ç          |
| 4 Revision History                                  | . 2 | 9.2 Typical Application                             |            |
| 5 Pin Configuration and Functions                   |     | 10 Power Supply Recommendations                     |            |
| 6 Specifications                                    |     | 11 Layout                                           |            |
| 6.1 Absolute Maximum Ratings                        | 4   | 11.1 Layout Guidelines                              |            |
| 6.2 ESD Ratings                                     |     | 11.2 Layout Example                                 |            |
| 6.3 Recommended Operating Conditions <sup>(1)</sup> | . 4 | 12 Device and Documentation Support                 | <b>1</b> 1 |
| 6.4 Thermal Information                             | 5   | 12.1 Documentation Support                          | <b>1</b> 1 |
| 6.5 Electrical Characteristics                      | 5   | 12.2 Receiving Notification of Documentation Update | s 11       |
| 6.6 Switching Characteristics                       | 6   | 12.3 Support Resources                              | <b>1</b> 1 |
| 6.7 Typical Characteristics                         | 6   | 12.4 Trademarks                                     | <b>1</b> 1 |
| 7 Parameter Measurement Information                 | 7   | 12.5 Electrostatic Discharge Caution                | <b>1</b> 1 |
| 8 Detailed Description                              | 8   | 12.6 Glossary                                       |            |
| 8.1 Overview                                        | 8   | 13 Mechanical, Packaging, and Orderable             |            |
| 8.2 Functional Block Diagram                        | 8   | Information                                         | <b>1</b> 1 |
| 8.3 Feature Description                             |     |                                                     |            |
|                                                     |     |                                                     |            |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# 

 Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information



# **5 Pin Configuration and Functions**





Figure 5-2. DCU Package 8-Pin VSSOP Top View

**Table 5-1. Pin Functions** 

| PIN             |     | TYPE <sup>(1)</sup> | DESCRIPTION                |  |  |  |  |
|-----------------|-----|---------------------|----------------------------|--|--|--|--|
| NAME            | NO. | - ITPE\"            | DESCRIPTION                |  |  |  |  |
| 1A              | 2   | I/O                 | Channel 1 A port           |  |  |  |  |
| 1B              | 3   | I/O                 | Channel 1 B port           |  |  |  |  |
| 10E             | 1   | I                   | Output Enable for switch 1 |  |  |  |  |
| 2A              | 5   | I/O                 | Channel 2 A port           |  |  |  |  |
| 2B              | 6   | I/O                 | Channel 2 B port           |  |  |  |  |
| 20E             | 7   | I                   | Output Enable for switch 2 |  |  |  |  |
| GND             | 4   | Р                   | Ground                     |  |  |  |  |
| V <sub>cc</sub> | 8   | Р                   | Power supply               |  |  |  |  |

(1) I = input, O = output, I/O = input and output, P = power

# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                                   |                      | MIN  | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|------|------|------|
| V <sub>CC</sub>   | Supply voltage                                    | -0.5                 | 4.6  | V    |      |
| V <sub>IN</sub>   | Control input voltage <sup>(2) (3)</sup>          |                      | -0.5 | 7    | V    |
| V <sub>I/O</sub>  | Switch I/O voltage <sup>(2) (3) (4)</sup>         | -0.5                 | 7    | V    |      |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |      | ±64  | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                      |      | ±100 | mA   |
| $\theta_{JA}$     | Package thermal impedance <sup>(6)</sup>          |                      | 88   | °C/W |      |
| Tj                | Junction temperature                              |                      | 150  | °C   |      |
| T <sub>stg</sub>  | Storage temperature                               |                      | -65  | 150  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5)  $I_1$  and  $I_0$  are used to denote specific conditions for  $I_{1/0}$ .
- (6) The package thermal impedance is calculated in accordance with JESD 51-7.

# 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions<sup>(1)</sup>

|                  |                                 |                                  | MII  | N MAX | UNIT  |
|------------------|---------------------------------|----------------------------------|------|-------|-------|
| V <sub>CC</sub>  | Supply voltage                  |                                  | 2.   | 3 3.6 | V     |
| V <sub>IH</sub>  | High-level control input        | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.   | 7     | V     |
|                  | voltage                         | V <sub>CC</sub> = 2.7 V to 3.6 V |      | 2     | \ \ \ |
| \/               | Low-level control input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V |      | 0.7   | V     |
| V <sub>IL</sub>  |                                 | V <sub>CC</sub> = 2.7 V to 3.6 V |      | 0.8   |       |
| V <sub>I/O</sub> | Data input/output voltage       |                                  |      | 5.5   | V     |
| T <sub>A</sub>   | Operating free-air temper       | -4                               | 0 85 | °C    |       |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

#### 6.4 Thermal Information

|                       |                                              | SN74CB3Q3305 | SN74CB3Q3305 |      |
|-----------------------|----------------------------------------------|--------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCU (VSSOP)  | PW (TSSOP)   | UNIT |
|                       |                                              | 8 PINS       | 8 PINS       |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 183          | 190.6        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 64.2         | 74.0         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62.5         | 119.4        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 4.3          | 120.0        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 62.1         | 117.7        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _            | _            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)(1)

| PAR                             | AMETER         |                                                                                     | MIN                                                     | TYP <sup>(2)</sup>                                      | MAX | UNIT |       |     |
|---------------------------------|----------------|-------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-----|------|-------|-----|
| V <sub>IK</sub>                 |                | V <sub>CC</sub> = 3.6 V,                                                            | I <sub>I</sub> = -18 mA                                 |                                                         |     |      | -1.8  | V   |
| I <sub>IN</sub>                 | Control inputs | V <sub>CC</sub> = 3.6 V,                                                            | V <sub>IN</sub> = 0 to 5.5 V                            |                                                         |     |      | ±1    | μΑ  |
| I <sub>OZ</sub> (3)             |                | V <sub>CC</sub> = 3.6 V,                                                            | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$      | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND |     |      | ±1    | μΑ  |
| I <sub>off</sub>                |                | V <sub>CC</sub> = 0,                                                                | $V_{O} = 0 \text{ to } 5.5 \text{ V},$                  | V <sub>I</sub> = 0                                      |     |      | 1     | μA  |
| I <sub>CC</sub>                 |                | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ Switch ON or OFF, $V_{IN} = V_{CC}$ or GND |                                                         |                                                         |     |      | 0.7   | mA  |
| ΔI <sub>CC</sub> <sup>(4)</sup> | Control inputs | V <sub>CC</sub> = 3.6 V, One inpu                                                   | ut at 3 V, Other inputs at \                            | √ <sub>CC</sub> or GND                                  |     |      | 25    | μΑ  |
| I <sub>CCD</sub> (5)            | Per control    | V <sub>CC</sub> = 3.6 V,                                                            | $V_{CC} = 3.6 \text{ V},$ A and B ports open,           |                                                         |     |      | 0.045 | mA/ |
| ICCD (9)                        | input          | Control input switchin                                                              | 0.040                                                   | 0.045                                                   | MHz |      |       |     |
| C <sub>in</sub>                 | Control inputs | V <sub>CC</sub> = 3.3 V,                                                            | V <sub>IN</sub> = 5.5 V, 3.3 V, or 0                    |                                                         |     | 2.5  | 3.5   | pF  |
| C <sub>io(OFF)</sub>            |                | V <sub>CC</sub> = 3.3 V,                                                            | Switch OFF,<br>$V_{IN} = V_{CC}$ or GND,                | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0                   |     | 3.5  | 5     | pF  |
| C <sub>io(ON)</sub>             |                | V <sub>CC</sub> = 3.3 V,                                                            | Switch ON,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0                   |     | 8    | 10.5  | pF  |
|                                 |                | V <sub>CC</sub> = 2.3 V,                                                            | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA              |                                                         |     | 3    | 8     |     |
| <b>-</b> (6)                    |                | TYP at V <sub>CC</sub> = 2.5 V                                                      | V <sub>I</sub> = 1.7 V, I <sub>O</sub> = -15 mA         |                                                         |     | 3.5  | 9     | Ω   |
| r <sub>on</sub> <sup>(6)</sup>  |                | V <sub>CC</sub> = 3 V                                                               | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA              |                                                         |     | 3    | 6     | 22  |
|                                 |                | VCC - 3 V                                                                           | $V_I = 2.4 \text{ V}, I_O = -15 \text{ mA}$             |                                                         |     | 3.5  | 8     |     |

- (1) (2)
- $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins. All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C.
- For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. (3)
- This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.
- This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see Figure 9-2).
- Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# **6.6 Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7-1)

| PARAMETER                      | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                 | MIN | MAX  | UNIT    |  |
|--------------------------------|-----------------|----------------|---------------------------------|-----|------|---------|--|
| f <sub>OE</sub> (1)            | OE              | A or B         | V <sub>CC</sub> = 2.5 V ± 0.2 V |     | 10   | MHz     |  |
| OE                             | OE              | AOIB           | V <sub>CC</sub> = 3.3 V ± 0.3 V |     | 20   | IVII IZ |  |
| . (2)                          | A or B          | B or A         | V <sub>CC</sub> = 2.5 V ± 0.2 V |     | 0.09 | no      |  |
| t <sub>pd</sub> <sup>(2)</sup> | AUID            | BOIA           | V <sub>CC</sub> = 3.3 V ± 0.3 V |     | 0.15 | ns      |  |
| 4                              | OE              | A or B         | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1   | 5    | no      |  |
| t <sub>en</sub>                | OL              | AOIB           | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1   | 4.5  | ns      |  |
| +                              | OE              | A or B         | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1   | 4.5  | ne      |  |
| t <sub>dis</sub>               | OE .            | AUB            | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1   | 5    | ns      |  |

# **6.7 Typical Characteristics**



Figure 6-1. Typical ron vs VI

 <sup>(1)</sup> Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> ≥ 1 MΩ, C<sub>L</sub> = 0).
 (2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).



### 7 Parameter Measurement Information



| TEST                               | V <sub>CC</sub>                                                                                       | S1                                                                                  | R <sub>L</sub>               | VI                                               | CL             | $V_{\Delta}$    |
|------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------|----------------|-----------------|
| t <sub>pd(s)</sub>                 | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V                                                                        | Open<br>Open                                                                        | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF |                 |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | $\begin{array}{c} 2 \times \mathbf{V_{CC}} \\ 2 \times \mathbf{V_{CC}} \end{array}$ | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND                                       | 30 pF<br>50 pF | 0.15 V<br>0.3 V |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND                                                                          | <b>500</b> Ω<br><b>500</b> Ω | V <sub>CC</sub>                                  | 30 pF<br>50 pF | 0.15 V<br>0.3 V |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The t<sub>pd</sub> propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- H. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Test Circuit and Voltage Waveforms

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

# **8 Detailed Description**

#### 8.1 Overview

The SN74CB3Q3305 device is organized as two 1-bit switches with separate output-enable (1OE and 2OE) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF and a high-impedance state exists between the A and B ports.

### 8.2 Functional Block Diagram



Figure 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device supports High-Bandwidth data path up to 500 MHz. The I/O ports are 5 V tolerant when powered up or powered down due to  $I_{OFF}$ . The charge pump creates low and flat ON-state resistance characteristics over the whole operating temperature range.

Switching input voltage beyond the supply is supported on data I/O ports: 0 V to 5 V with 3.3 V  $V_{CC}$  or 0 V to 3.3 V with 2.5 V  $V_{CC}$ .

The data flow is bidirectional with near-zero propagation delay. Reduced input/output capacitance for higher speed applications. OE can be toggled at the high speeds of 20 MHz for fast switching applications.

### 8.4 Device Functional Modes

Table 8-1 lists the functional modes of the SN74CB3Q3305.

Table 8-1. Function Table (Each Bus Switch)

| INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION        |
|-------------|-------------------|-----------------|
| Н           | В                 | A port = B port |
| L           | Z                 | Disconnect      |

Submit Document Feedback

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

Figure 9-1 shows that the SN74CB3Q3305 can be used as bidirectional switch. The controller operates at 5 V and the peripheral can accept 5 V. Even with a  $V_{CC}$  of 3 V on the SN74CB3Q3305, the two ports can be connected to pass the 5 V signal. The controller uses the OE pin control the switch. This is a very generic example and could apply to many situations. For applications that require only 1 bit (for example, one channel), tie the unused OE low and tie the unused ports A and B to either high or low (not shown).

### 9.2 Typical Application



Figure 9-1. Typical Application of the SN74CB3Q3305

#### 9.2.1 Design Requirements

- Recommended Input Conditions:
  - For specified high and low levels, see  $V_{IH}$  and  $V_{IL}$  in Section 6.3.
  - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Absolute Maximum Conditions:
  - I/O currents should not exceed ±64 mA per channel.
  - Continuos current through GND or V<sub>CC</sub> should not exceed ±100 mA.
- 3. Frequency Selection Criterion:
  - Maximum frequency tested is 500 MHz.
  - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in Section 11.

#### 9.2.2 Detailed Design Procedure

The 0.1 µF capacitor should be placed as close as possible to the device.

#### 9.2.3 Application Curve



Figure 9-2. Typical I<sub>CC</sub> vs OE Switching Frequency

# 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in Section 6.1 table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a 0.01  $\mu$ F or 0.022  $\mu$ F capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1  $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 11.2 Layout Example



Figure 11-1. Trace Example



# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, CBT-C, CB3T, and CB3Q Signal-Switch Families application report
- Texas Instruments, Implications of Slow or Floating CMOS Inputs application report
- Texas Instruments, Selecting the Right Texas Instruments Signal Switch application report

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 13-Dec-2024

#### PACKAGING INFORMATION

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| 7400000000000000  | A OTI) /F  | \/000D       | DOLL               |      | 0000           | D-110 0 0    | (6)                           | L 4 0000 LINU INA  | 40.1- 05     | CARR                 |         |
| 74CB3Q3305DCURG4  | ACTIVE     | VSSOP        | DCU                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | GARR                 | Samples |
| SN74CB3Q3305DCUR  | ACTIVE     | VSSOP        | DCU                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | (GARQ, GARR)         | Samples |
| SN74CB3Q3305PWR   | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | BU305                | Samples |
| SN74CB3Q3305PWRE4 | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BU305                | Samples |
| SN74CB3Q3305PWRG4 | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BU305                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Dec-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Dec-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74CB3Q3305DCURG4  | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74CB3Q3305DCUR  | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74CB3Q3305PWR   | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CB3Q3305PWRG4 | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 14-Dec-2024



#### \*All dimensions are nominal

| 7 III dill'orio di C l'orinital |              |                 |      |      |             |            |             |  |  |  |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| 74CB3Q3305DCURG4                | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |  |  |  |
| SN74CB3Q3305DCUR                | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |  |  |  |
| SN74CB3Q3305PWR                 | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |  |  |  |
| SN74CB3Q3305PWRG4               | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |  |  |  |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated