

Sample &

Buy





# TLVx369 Cost-Optimized, 800-nA, 1.8-V, Rail-to-Rail I/O Operational Amplifier with Zero-Crossover Distortion

Technical

Documents

### 1 Features

- Cost-Optimized Precision Amplifier *nano*Power: 800 nA/Ch (Typ)
- Low Offset Voltage: 400 µV (Typ)
- Rail-to-Rail Input and Output
- Zero-Crossover Distortion
- Low Offset Drift: 0.5 µV/°C (Typ)
- Gain-Bandwidth Product: 12 kHz
- Supply Voltage: 1.8 V to 5.5 V
- microSize Packages: SC70-5, VSSOP-8

### 2 Applications

- Blood Glucose Meters
- Test Equipment
- Low-Power Sensor Signal Conditioning
- Portable Devices

### 3 Description

Tools &

Software

The TLV369 family of single and dual operational amplifiers represents a cost-optimized generation of 1.8-V nanopower amplifiers.

Support &

Community

20

With the zero-crossover distortion circuitry, these amplifiers feature high linearity over the full commonmode input range with no crossover distortion, enabling true rail-to-rail input and operating from a 1.8-V to 5.5-V single supply. The family is also compatible with industry-standard nominal voltages of 3.0 V, 3.3 V, and 5.0 V.

The TLV369 (single version) is offered in a 5-pin SC70 package. The TLV2369 (dual version) comes in 8-pin VSSOP and SOIC packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TLV369      | SC70 (5)  | 2.00 mm × 1.25 mm |
| TLV2369     | VSSOP (8) | 3.00 mm × 3.00 mm |
| 1272309     | SOIC (8)  | 4.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### TLV369 Family Eliminates Crossover Distortion Across the Full Supply Range



TEXAS INSTRUMENTS www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information: TLV369 5      |
|   | 6.5  | Thermal Information: TLV2369 5     |
|   | 6.6  | Electrical Characteristics 6       |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 10               |
|   | 7.1  | Overview 10                        |
|   | 7.2  | Functional Block Diagram 10        |
|   | 7.3  | Feature Description 11             |

|    | 7.4          | Device Functional Modes                  | 11 |
|----|--------------|------------------------------------------|----|
| 8  | App          | lication and Implementation              | 12 |
|    | 8.1          | Application Information                  | 12 |
|    | 8.2          | Typical Application                      | 12 |
|    | 8.3          | System Examples                          | 14 |
| 9  | Pow          | er Supply Recommendations                | 15 |
| 10 | Lay          | out                                      | 16 |
|    | -            | Layout Guidelines                        |    |
|    | 10.2         | Layout Example                           | 16 |
| 11 | Dev          | ice and Documentation Support            | 17 |
|    | 11.1         | Documentation Support                    | 17 |
|    | 11.2         | Community Resources                      | 17 |
|    | 11.3         | Trademarks                               | 17 |
|    | 11.4         | Electrostatic Discharge Caution          | 17 |
|    | 11.5         | Glossary                                 | 17 |
| 12 | Mec<br>Infoi | hanical, Packaging, and Orderable mation | 17 |

# 4 Revision History

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2016 | *        | Initial release. |



# 5 Pin Configuration and Functions



#### Pin Functions: TLV369

| PIN     DESCRIPTION |            |     |                                                                        |  |
|---------------------|------------|-----|------------------------------------------------------------------------|--|
|                     |            | I/O | DESCRIPTION                                                            |  |
| NAME                | DCK (SC70) |     |                                                                        |  |
| –IN                 | 3          | Ι   | Vegative (inverting) input                                             |  |
| +IN                 | 1          | Ι   | Positive (noninverting) input                                          |  |
| OUT                 | 4          | 0   | Output                                                                 |  |
| V–                  | 2          | —   | Negative (lowest) power supply or ground (for single-supply operation) |  |
| V+                  | 5          | —   | Positive (highest) power supply                                        |  |





#### Pin Functions: TLV2369

|       | PIN      |                |     |                                 |  |
|-------|----------|----------------|-----|---------------------------------|--|
|       | TLV2369  |                | I/O | DESCRIPTION                     |  |
| NAME  | D (SOIC) | DGK<br>(VSSOP) |     |                                 |  |
| –IN A | 2        | 2              | I   | Inverting input, channel A      |  |
| –IN B | 6        | 6              | I   | Inverting input, channel B      |  |
| +IN A | 3        | 3              | I   | Noninverting input, channel A   |  |
| +IN B | 5        | 5              | I   | Noninverting input, channel B   |  |
| OUT A | 1        | 1              | 0   | Output, channel A               |  |
| OUT B | 7        | 7              | 0   | Output, channel B               |  |
| V–    | 4        | 4              | —   | Negative (lowest) power supply  |  |
| V+    | 8        | 8              | —   | Positive (highest) power supply |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                     | MIN        | МАХ        | UNIT |
|-------------|-------------------------------------|------------|------------|------|
| Voltage     | Supply, $V_S = (V+) - (V-)$         | 0          | +7         | V    |
|             | Signal input pin <sup>(2)</sup>     | (V–) – 0.5 | (V+) + 0.5 | V    |
| <b>o</b>    | Signal input pin <sup>(2)</sup>     | -10        | 10         | mA   |
| Current     | Output short-circuit <sup>(3)</sup> | Conti      | Continuous |      |
| Temperature | Operating, T <sub>A</sub>           | -40        | 125        | °C   |
|             | Junction, T <sub>J</sub>            |            | 150        | °C   |
|             | Storage, T <sub>stg</sub>           | -65        | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

(3) Short-circuit to  $V_S$  / 2, one amplifier per package.

### 6.2 ESD Ratings

over operating free-air temperature range (unless otherwise noted).

|                   |                                                                   |                                                                          | VALUE | UNIT |
|-------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------|-------|------|
|                   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000                                                                    | V     |      |
| V <sub>(ESI</sub> | D) Electrostatic discharge                                        | Charged device model (CDM), per JEDEC specification JESD22-C101 $^{(2)}$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted).

|                   |                      | MIN | NOM MAX | UNIT |
|-------------------|----------------------|-----|---------|------|
| V <sub>S</sub> Su | upply voltage        | 1.8 | 5.5     | V    |
| Sp                | pecified temperature | -40 | 85      | °C   |

### 6.4 Thermal Information: TLV369

|                       |                                              | TLV369     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCK (SC70) | UNIT |
|                       |                                              | 5 PINS     |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 293.3      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 95.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 83.4       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 2.9        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 82.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Thermal Information: TLV2369

|                       |                                              | TLV      |             |      |
|-----------------------|----------------------------------------------|----------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS      |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 121.5    | 168.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 66.3     | 58.1        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62.5     | 88.9        | °C/W |
| TLΨ                   | Junction-to-top characterization parameter   | 22.8     | 9.3         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 61.9     | 87.6        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### TLV369, TLV2369

SBOS757-MAY 2016

www.ti.com

Texas Instruments

# 6.6 Electrical Characteristics

|                      | PARAMETER                      | TEST CONDITIONS                                                                                               | MIN                                                    | TYP                   | MAX  | UNIT             |
|----------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------|------|------------------|
| OFFSET               | VOLTAGE                        |                                                                                                               |                                                        |                       | 1    |                  |
|                      |                                | At T <sub>A</sub> = 25°C                                                                                      |                                                        | 0.4                   | 2    | .,               |
| V <sub>os</sub>      | Input offset voltage           | At $T_A = -40^{\circ}C$ to $+85^{\circ}C$                                                                     | 0.85                                                   |                       |      | mV               |
| dV <sub>OS</sub> /dT | Drift                          | At $T_A = -40^{\circ}$ C to $+85^{\circ}$ C                                                                   |                                                        | 0.5                   |      | µV/°C            |
| PSRR                 | Power-supply rejection ratio   | V <sub>S</sub> = 1.8 V to 5.5 V                                                                               | 80                                                     | 94                    |      | dB               |
| INPUT VC             | DLTAGE RANGE                   |                                                                                                               |                                                        |                       |      |                  |
| V <sub>CM</sub>      | Common-mode voltage range      |                                                                                                               | V-                                                     |                       | V+   | V                |
| CMRR                 | Common-mode rejection ratio    | $(V-) \leq V_{CM} \leq (V+)$                                                                                  | 80                                                     | 110                   |      | dB               |
| INPUT BI             | AS CURRENT                     |                                                                                                               |                                                        |                       |      |                  |
|                      |                                | At T <sub>A</sub> = 25°C                                                                                      |                                                        | 10                    |      | pА               |
| I <sub>B</sub>       | Input bias current             | At $T_A = -40^{\circ}$ C to $+85^{\circ}$ C                                                                   | Se                                                     | e Figure 8            |      |                  |
| l <sub>os</sub>      | Input offset current           |                                                                                                               |                                                        | 10                    |      | pА               |
| INPUT IM             | PEDANCE                        |                                                                                                               |                                                        |                       |      |                  |
| Z <sub>ID</sub>      | Differential                   |                                                                                                               |                                                        | 10 <sup>13</sup>    3 |      | Ω∥pF             |
| Z <sub>IC</sub>      | Common-mode                    |                                                                                                               |                                                        | 10 <sup>13</sup>    6 |      | Ω∥pF             |
| NOISE                |                                |                                                                                                               |                                                        |                       |      |                  |
| En                   | Input voltage noise            | f = 0.1 Hz to 10 Hz                                                                                           |                                                        | 4                     |      | μV <sub>PP</sub> |
| en                   | Input voltage noise density    | f = 1 kHz                                                                                                     |                                                        | 300                   |      | nV/√Hz           |
| i <sub>n</sub>       | Input current noise density    | f = 1 kHz                                                                                                     |                                                        | 1                     |      | fA/√Hz           |
| OPEN-LO              | OP GAIN                        |                                                                                                               |                                                        |                       |      |                  |
|                      |                                | At V <sub>S</sub> = 5.5 V, 100 mV $\leq$ V <sub>O</sub> $\leq$ (V+) – 100 mV, R <sub>L</sub> = 100 k $\Omega$ | 130                                                    |                       |      | dB               |
| A <sub>OL</sub>      | Open-loop voltage gain         | At V <sub>S</sub> = 5.5 V, 500 mV $\leq$ V <sub>O</sub> $\leq$ (V+) $-$ 500 mV, R <sub>L</sub> = 10 kΩ        | $V_{0}$ 500 mV $\leq V_{0} \leq (V+) - 500$ mV, 80 120 |                       |      |                  |
| OUTPUT               |                                |                                                                                                               |                                                        |                       |      |                  |
| Vo                   | Voltage output swing from rail | $R_L = 10 \ k\Omega$                                                                                          |                                                        |                       | 25   | mV               |
| I <sub>SC</sub>      | Short-circuit current          |                                                                                                               |                                                        | 10                    |      | mA               |
| C <sub>LOAD</sub>    | Capacitive load drive          |                                                                                                               | See                                                    | e Figure 10           |      |                  |
| FREQUE               | NCY RESPONSE                   |                                                                                                               |                                                        |                       |      |                  |
| GBP                  | Gain bandwidth product         |                                                                                                               |                                                        | 12                    |      | kHz              |
| SR                   | Slew rate                      | G = 1                                                                                                         |                                                        | 0.005                 |      | V/µs             |
| t <sub>OR</sub>      | Overload recovery time         | $V_{IN} \times gain = V_S$                                                                                    |                                                        | 250                   |      | μs               |
| POWER S              | SUPPLY                         |                                                                                                               |                                                        |                       |      |                  |
| Vs                   | Specified voltage range        |                                                                                                               | 1.8                                                    |                       | 5.5  | V                |
| l <sub>Q</sub>       | Quiescent current              | $I_{O}$ = 0 mA, at $V_{S}$ = 5.5 V                                                                            |                                                        | 800                   | 1300 | nA               |
| TEMPERA              | ATURE                          |                                                                                                               |                                                        |                       |      |                  |
|                      | Specified range                |                                                                                                               | -40                                                    |                       | 85   | °C               |
| T <sub>A</sub>       | Operating range                |                                                                                                               | -40                                                    |                       | 125  | °C               |



### 6.7 Typical Characteristics

at  $T_A = 25^{\circ}$ C,  $V_S = 5$  V, and  $R_L = 100$  k $\Omega$  connected to  $V_S$  / 2 (unless otherwise noted)



### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C,  $V_S = 5$  V, and  $R_L = 100$  k $\Omega$  connected to  $V_S$  / 2 (unless otherwise noted)





### **Typical Characteristics (continued)**



at  $T_A = 25^{\circ}$ C,  $V_S = 5$  V, and  $R_L = 100$  k $\Omega$  connected to  $V_S$  / 2 (unless otherwise noted)



### 7 Detailed Description

#### 7.1 Overview

The TLVx369 family of operational amplifiers minimizes power consumption and operates on supply voltages as low as 1.8 V. The zero-crossover distortion circuitry enables high linearity over the full input common-mode range, achieving true rail-to-rail input from a 1.8-V to 5.5-V single supply.

### 7.2 Functional Block Diagram





#### 7.3 Feature Description

### 7.3.1 Operating Voltage

The TLV369 series os op amps are fully specified and tested from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V). Parameters that vary significantly with supply voltage are described in the *Typical Characteristics* section.

### 7.3.2 Input Common-Mode Voltage Range

The TLV369 family is designed to eliminate the input offset transition region typically present in most rail-to-rail, complementary-stage operational amplifiers, allowing the TLV369 family of amplifiers to provide superior common-mode performance over the entire input range.

The input common-mode voltage range of the TLV369 family typically extends to each supply rail. CMRR is specified from the negative rail to the positive rail; see Figure 1, *Normalized Offset Voltage vs Common-Mode Voltage*.

### 7.3.3 Protecting Inputs from Overvoltage

Input currents are typically 10 pA. However, large inputs (greater than 500 mV beyond the supply rails) can cause excessive current to flow in or out of the input pins. Therefore, in addition to keeping the input voltage between the supply rails, the input current must also be limited to less than 10 mA. This limiting is easily accomplished with an input resistor, as shown in Figure 14.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 14. Input Current Protection for Voltages That Exceed the Supply Voltage

### 7.4 Device Functional Modes

The TLV369 family has a single functional mode. These devices are powered on as long as the power-supply voltage is between 1.8 V ( $\pm$ 0.9 V) and 5.5 V ( $\pm$ 2.75 V).

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

When designing for ultra-low power, choose system components carefully. To minimize current consumption, select large-value resistors. Any resistors can react with stray capacitance in the circuit and the input capacitance of the operational amplifier. These parasitic RC combinations can affect the stability of the overall system. Use of a feedback capacitor assures stability and limits overshoot or gain peaking.

#### 8.2 Typical Application

A typical application for an operational amplifier is an inverting amplifier, as shown in Figure 15. An inverting amplifier takes a positive voltage on the input and outputs a signal inverted to the input, making a negative voltage of the same magnitude. In the same manner, the amplifier also makes negative input voltages positive on the output. In addition, amplification can be added by selecting the input resistor  $R_I$  and the feedback resistor  $R_F$ .



Figure 15. Application Schematic

#### 8.2.1 Design Requirements

The supply voltage must be chosen to be larger than the input voltage range and the desired output range. The limits of the input common-mode range ( $V_{CM}$ ) and the output voltage swing to the rails ( $V_O$ ) must also be considered. For instance, this application scales a signal of ±0.5 V (1 V) to ±1.8 V (3.6 V). Setting the supply at ±2.5 V is sufficient to accommodate this application.



(3)

#### **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

Determine the gain required by the inverting amplifier using Equation 1 and Equation 2:

$$A_{V} = \frac{V_{OUT}}{V_{IN}}$$
(1)
$$A_{V} = \frac{1.8}{-0.5} = -3.6$$
(2)

When the desired gain is determined, choose a value for  $R_I$  or  $R_F$ . Choosing a value in the kilohm range is desirable for general-purpose applications because the amplifier circuit uses currents in the milliamp range. This milliamp current range ensures that the device does not draw too much current. The trade-off is that very large resistors (100s of kilohms) draw the smallest current but generate the highest noise. Very small resistors (100s of ohms) generate low noise but draw high current. This example uses 10 k $\Omega$  for  $R_I$ , meaning 36 k $\Omega$  is used for  $R_F$ . These values are determined by Equation 3:

$$A_V = -\frac{R_F}{R_I}$$

#### 8.2.3 Application Curve



Figure 16. Inverting Amplifier Input and Output

#### TEXAS INSTRUMENTS

#### 8.3 System Examples

#### 8.3.1 Battery Monitoring

The low operating voltage and quiescent current of the TLV369 series make the family an excellent choice for battery-monitoring applications, as shown in Figure 17.



Figure 17. Battery Monitor

In this circuit, V<sub>STATUS</sub> is high as long as the battery voltage remains above 2 V. A low-power reference is used to set the trip point. Resistor values are selected as follows:

1. Selecting R<sub>F</sub>: Select R<sub>F</sub> such that the current through R<sub>F</sub> is approximately 1000 times larger than the maximum bias current over temperature, as given by Equation 4:

$$R_{F} = \frac{V_{REF}}{1000 (I_{BMAX})}$$
  
=  $\frac{1.2 V}{1000 (50 pA)}$   
= 24 M $\Omega \approx 20 M\Omega$  (4)

- 2. Choose the hysteresis voltage, V<sub>HYST</sub>. For battery-monitoring applications, 50 mV is adequate.
- 3. Calculate R<sub>1</sub> as calculated by Equation 5:

$$R_{1} = R_{F} \left( \frac{V_{HYST}}{V_{BATT}} \right) = 20 \text{ M}\Omega \left( \frac{50 \text{ mV}}{2.4 \text{ V}} \right) = 420 \text{ k}\Omega$$
(5)

- 4. Select a threshold voltage for  $V_{IN}$  rising  $(V_{THRS}) = 2.0 V$ .
- 5. Calculate R<sub>2</sub> as given by Equation 6:

$$R_{2} = \frac{1}{\left[\left(\frac{V_{\text{THRS}}}{V_{\text{BATT}}}\right) - \frac{1}{R_{1}} - \frac{1}{R_{1}}\right]}$$
$$= \frac{1}{\left[\left(\frac{2 \text{ V}}{1.2 \text{ V} \times 420 \text{ k}\Omega}\right) - \frac{1}{420 \text{ k}\Omega} - \frac{1}{20 \text{ M}\Omega}\right]}$$

 $= 650 \, k\Omega$ 

 Calculate R<sub>BIAS</sub>: The minimum supply voltage for this circuit is 1.8 V. The REF1112 has a current requirement of 1.2 μA (max). Providing the REF1112 with 2 μA of supply current assures proper operation. Therefore, R<sub>BIAS</sub> is as given by Equation 7.

$$R_{BIAS} = \frac{V_{BATTMIN}}{I_{BIAS}} = \frac{1.8 \text{ V}}{2 \mu \text{A}} = 0.9 \text{ M}\Omega$$

(7)

(6)



### System Examples (continued)

#### 8.3.2 Window Comparator

Figure 18 shows the TLV2369 used as a window comparator. The threshold limits are set by  $V_H$  and  $V_L$ , with  $V_H$  greater than  $V_L$ . When  $V_{IN}$  is less than  $V_H$ , the output of A1 is low. When  $V_{IN}$  is greater than  $V_L$ , the output of A2 is low. Therefore, both op amp outputs are at 0 V as long as  $V_{IN}$  is between  $V_H$  and  $V_L$ . This architecture results in no current flowing through either diode, Q1 is in cutoff, with the base voltage at 0 V, and  $V_{OUT}$  forced high.



Figure 18. TLV2369 as a Window Comparator

If  $V_{IN}$  falls below  $V_L$ , the output of A2 is high, current flows through D2, and  $V_{OUT}$  is low. Likewise, if  $V_{IN}$  rises above  $V_H$ , the output of A1 is high, current flows through D1, and  $V_{OUT}$  is low. The window comparator threshold voltages are set as shown by Equation 8 and Equation 9:

$$V_{H} = \frac{R_{2}}{R_{1} + R_{2}}$$

$$V_{L} = \frac{R_{4}}{R_{3} + R_{4}}$$
(8)
(9)

#### 9 Power Supply Recommendations

The TLV369 family is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to  $\pm$ 2.75 V); many specifications apply from  $-40^{\circ}$ C to  $\pm$ 125°C. The *Typical Characteristics* section presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### CAUTION

Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings* table).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement; see the *Layout Guidelines* section.

Copyright © 2016, Texas Instruments Incorporated

Submit Documentation Feedback 15

### 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
  effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to
  ground planes. A ground plane helps distribute heat and reduces electromagnetic interference (EMI)
  noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of
  the ground current. For more detailed information, see *Circuit Board Layout Techniques*, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keep R<sub>F</sub> and R<sub>G</sub> close to the inverting input in order to minimize parasitic capacitance, as shown in Figure 19.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.



### 10.2 Layout Example

Figure 19. Operational Amplifier Board Layout for Noninverting Configuration



Copyright © 2016, Texas Instruments Incorporated

Figure 20. Schematic Representation of Figure 19



### 11 Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

The following documents are relevant to using the TLVx369, and are recommended for reference and available for download at www.ti.com, unless otherwise noted.

- REF1112 Data Sheet, SBOS283
- Circuit Board Layout Techniques, SLOA089
- Handbook of Operational Amplifier Applications, SBOA092
- Analog Engineer's Pocket Reference, SLWY038

#### 11.1.1.1 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |  |  |  |  |
|---------|----------------|--------------|------------------------|---------------------|---------------------|--|--|--|--|--|--|
| TLV369  | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |  |  |  |
| TLV2369 | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |  |  |  |

#### Table 1. Related Links

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2016, Texas Instruments Incorporated



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | •    |              | Dell meterial     |                     | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|--------------|-------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)          | (6)               | (3)                 |              | (4/5)          |         |
| TLV2369IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500 | RoHS & Green | NIPDAU   NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 13JV           | Samples |
| TLV2369IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250  | RoHS & Green | NIPDAU   NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125   | 13JV           | Samples |
| TLV2369IDR       | ACTIVE | SOIC         | D                  | 8    | 2500 | RoHS & Green | NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | TL2369         | Samples |
| TLV369IDCKR      | ACTIVE | SC70         | DCK                | 5    | 3000 | RoHS & Green | NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 12K            | Samples |
| TLV369IDCKT      | ACTIVE | SC70         | DCK                | 5    | 250  | RoHS & Green | NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | 12K            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV2369IDGKR                | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2369IDGKT                | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2369IDGKT                | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2369IDR                  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV369IDCKR                 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV369IDCKT                 | SC70            | DCK                | 5 | 250  | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



TLV369IDCKT

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024

18.0



SC70

| Il dimensions are nominal |              |                 |      |      |             |            |             |
|---------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TLV2369IDGKR              | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLV2369IDGKT              | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TLV2369IDGKT              | VSSOP        | DGK             | 8    | 250  | 353.0       | 353.0      | 32.0        |
| TLV2369IDR                | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TLV369IDCKR               | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
|                           |              |                 |      |      |             |            |             |

5

250

180.0

180.0

DCK

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **DCK0005A**



# **PACKAGE OUTLINE**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCK0005A

# **EXAMPLE STENCIL DESIGN**

# SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.



# **DGK0008A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



# DGK0008A

# **EXAMPLE BOARD LAYOUT**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



# DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated