

UC1856 UC2856 UC3856

# Improved Current Mode PWM Controller

#### **FEATURES**

- · Pin-for-Pin Compatible With the UC3846
- 65ns Typical Delay From Shutdown to Outputs, and 50ns Typical Delay From Sync to Outputs
- Improved Current Sense Amplifier With Reduced Noise Sensitivity
- Differential Current Sense with 3V Common Mode Range
- Trimmed Oscillator Discharge Current for Accurate Deadband Control
- Accurate 1V Shutdown Threshold
- High Current Dual Totem Pole Outputs (1.5A peak)
- TTL Compatible Oscillator SYNC Pin Thresholds
- 4kV ESD Protection

#### DESCRIPTION

The UC3856 is a high performance version of the popular UC3846 series of current mode controllers, and is intended for both design upgrades and new applications where speed and accuracy are important. All input to output delays have been minimized, and the current sense output is slew rate limited to reduce noise sensitivity. Fast 1.5A peak output stages have been added to allow rapid switching of power FETs.

A low impedance TTL compatible sync output has been implemented with a tri-state function when used as a sync input.

Internal chip grounding has been improved to minimize internal "noise" caused when driving large capacitive loads. This, in conjunction with the improved differential current sense amplifier results in enhanced noise immunity.

Other features include a trimmed oscillator current (8%) for accurate frequency and dead time control; a 1V, 5% shutdown threshold; and 4kV minimum ESD protection on all pins.

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                                                 | 40V  |
|----------------------------------------------------------------|------|
| Collector Supply Voltage +                                     | 40V  |
| Output Current, Source or Sink                                 |      |
| DC                                                             | ).5A |
| Pulse (0.5μs)                                                  |      |
| Error Amp Inputs                                               |      |
| Shutdown Input                                                 |      |
| Current Sense Inputs0.3V to                                    |      |
| SYNC Output Current±10                                         |      |
| Error Amplifier Output Current5                                | 5mA  |
| Soft Start Sink Current                                        |      |
| Oscillator Charging Current                                    |      |
| Power Dissipation at T <sub>A</sub> = 25°C (Note 2)            |      |
| Power Dissipation at T <sub>C</sub> = 25°C (Note 2)2000        | mW   |
| Junction Temperature                                           | 0°C  |
| Storage Temperature Range65°C to +15                           | 0°C  |
| Lead Temperature (Soldering, 10 sec.) +30                      | 0°C  |
| All voltages are with respect to Ground. Currents are positive | ve   |
| into, negative out of the specified terminal. Consult packagi  | ng   |
| section of databook for thermal limitations and consideration  | ns   |
| of package.                                                    |      |
|                                                                |      |

#### CONNECTION DIAGRAMS







**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}$ C to  $+125^{\circ}$ C for UC1856;  $-40^{\circ}$ C to  $+85^{\circ}$ C for the UC2856; and  $0^{\circ}$ C to  $+70^{\circ}$ C for the UC3856, VIN = 15V, RT = 10k, CT = 1nF,  $T_A = T_J$ .

|                        |                                                | UC.  | 1856/UC | 2856 |      |      |      |       |
|------------------------|------------------------------------------------|------|---------|------|------|------|------|-------|
| PARAMETER              | TEST CONDITIONS                                | MIN  | TYP     | MAX  | MIN  | TYP  | MAX  | UNITS |
| Reference Section      |                                                |      |         |      |      |      |      |       |
| Output Voltage         | $T_J = 25^{\circ}C, I_O = 1mA$                 | 5.05 | 5.10    | 5.15 | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation        | VIN = 8V to 40V                                |      |         | 20   |      |      | 20   | mV    |
| Load Regulation        | $I_O = -1 \text{mA} \text{ to } -10 \text{mA}$ |      |         | 15   |      |      | 15   | mV    |
| Total Output Variation | Line, Load, and Temperature                    | 5.00 |         | 5.20 | 4.95 |      | 5.25 | V     |
| Output Noise Voltage   | 10Hz < f < 10kHz, T <sub>J</sub> = 25°C        |      | 50      |      |      | 50   |      | μV    |
| Long Term Stability    | T <sub>J</sub> = 125°C, 1000 Hrs (Note 2)      |      | 5       | 25   |      | 5    | 25   | mV    |
| Short Circuit Current  | VREF = 0V                                      | -25  | -45     | -65  | -25  | -45  | -65  | mA -  |
| Oscillator Section     |                                                |      |         |      |      |      |      |       |
| Initial Accuracy       | T <sub>J</sub> = 25°C                          | 180  | 200     | 220  | 180  | 200  | 220  | kHz   |
|                        | Over Operating Range                           | 170  |         | 230  | 170  |      | 230  | kHz   |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55$ °C to +125°C for UC1856; -40°C to +85°C for the UC2856; and 0°C to +70°C for the UC3856, VIN = 15V, RT = 10k, CT = 1nF,  $T_A = T_J$ .

|                                                 |                                                              | UC      | 1856/UC | 2856          | UC3856   |      |       |       |
|-------------------------------------------------|--------------------------------------------------------------|---------|---------|---------------|----------|------|-------|-------|
| PARAMETER                                       | TEST CONDITIONS                                              | MIN     | TYP     | MAX           | MIN      | TYP  | MAX   | UNITS |
| Oscillator Section (cont.)                      |                                                              | A-SERIA |         | 10-2-03 NO. N | MATERIAL |      | 1000  |       |
| Voltage Stability                               | VIN = 8V to 40V                                              |         |         | 2             |          |      | 2     | %     |
| Discharge Current                               | T <sub>J</sub> = 25°C, V <sub>CT</sub> = 2V                  | 7.5     | 8.0     | 8.8           | 7.5      | 8.0  | 8.8   | mA    |
|                                                 | V <sub>CT</sub> = 2V                                         | 6.7     | 8.0     | 8.8           | 6.7      | 8.0  | 8.8   | mA    |
| Sync Output High Level                          | $I_O = -1 \text{mA}$                                         | 2.4     | 3.6     |               | 2.4      | 3.6  |       | V     |
| Sync Output Low Level                           | I <sub>O</sub> = +1 mA                                       |         | 0.2     | 0.4           |          | 0.2  | 0.4   | V     |
| Sync Input High Level                           | CT = 0V, RT = VREF                                           | 2.0     | 1.5     |               | 2.0      | 1.5  |       | V     |
| Sync Input Low Level                            | CT = 0V, RT = VREF                                           |         | 1.5     | 0.8           |          | 1.5  | 0.8   | V     |
| Sync Input Current                              | CT = 0V, RT = VREF V <sub>SYNC</sub> = 5V                    |         | 1       | 10            |          | 1    | 10    | μА    |
| Sync Delay to Outputs                           | CT = 0V, RT = VREF V <sub>SYNC</sub> = 0.8V to 2V            |         | 50      | 100           |          | 50   | 100   | ns    |
| Error Amplifier Section                         |                                                              |         |         |               |          |      | 1.    |       |
| Input Offset Voltage                            | V <sub>CM</sub> = 2V                                         |         |         | 5             |          |      | 10    | mV    |
| Input Bias Current                              |                                                              |         |         | -1            |          |      | -1    | μА    |
| Input Offset Current                            |                                                              |         |         | 500           |          |      | 500   | nA    |
| Common Mode Range                               | VIN = 8V to 40V                                              | 0       |         | VIN-2         | 0        |      | VIN-2 | ٧     |
| Open Loop Gain                                  | V <sub>O</sub> = 1.2V to 3V                                  | 80      | 100     |               | 80       | 100  |       | dB    |
| Unity Gain Bandwidth                            | T <sub>J</sub> = 25°C                                        | 1       | 1.5     |               | 1        | 1.5  |       | MHz   |
| CMRR                                            | V <sub>CM</sub> = 0V to 38V, VIN = 40V                       | 75      | 100     |               | 75       | 100  |       | dB    |
| PSRR                                            | VIN = 8V to 40V                                              | 80      | 100     |               | 80       | 100  |       | dB    |
| Output Sink Current                             | $V_{ID} = -15 \text{mV}, V_{COMP} = 1.2 \text{V}$            | 5       | 10      |               | 5        | 10   |       | mA    |
| Output Source Current                           | V <sub>ID</sub> = 15mV, V <sub>COMP</sub> = 2.5V             | -0.4    | -0.5    |               | -0.4     | -0.5 |       | mA    |
| Output High Level                               | V <sub>ID</sub> = 50mV, R <sub>L</sub> (COMP) = 15k          | 4.3     | 4.6     | 4.9           | 4.3      | 4.6  | 4.9   | V     |
| Output Low Level                                | $V_{ID} = -50 \text{mV}, R_L \text{ (COMP)} = 15 \text{k}$   |         | 0.7     | 1             |          | 0.7  | 1     | V     |
| Current Sense Amplifier Section                 |                                                              |         |         |               | -        |      |       |       |
| Amplifier Gain                                  | V <sub>CS</sub> – = 0V, CL SS Open (Notes 3,4)               | 2.5     | 2.75    | 3.0           | 2.5      | 2.75 | 3.0   | V/V   |
| Maximum Differential Input Signal (Vcs+ - Vcs-) | CL SS Open (Note 3) R <sub>L</sub> (COMP) = 15k              | 1.1     | 1.2     |               | 1.1      | 1.2  |       | V     |
| Input Offset Voltage                            | V <sub>CL SS</sub> = 0.5VCOMP Open (Note 3)                  |         | 5       | 35            |          | 5    | 35    | mV    |
| CMRR                                            | V <sub>CM</sub> = 0V to 3V                                   | 60      |         |               | 60       |      |       | dB    |
| PSRR                                            | VIN = 8V to 40V                                              | 60      |         |               | 60       |      |       | dB    |
| Input Bias Current                              | V <sub>CL SS</sub> = 0.5V, COMP Open (Note 3)                | ÷1      |         | 1             | -1       |      | 1     | μА    |
| Input Offset Current                            | V <sub>CL SS</sub> = 0.5V, COMP Open (Note 3)                | -1      |         | 1             | -1       |      | 1     | μА    |
| Input Common Mode Range                         |                                                              | 0       |         | 3             | 0        |      | 3     | ٧     |
| Delay to Outputs                                | V <sub>EA</sub> + = VREF, EA- = 0V<br>CS+ - CS- = 0V to 1.5V |         | 120     | 250           |          | 120  | 250   | ns    |
| Current Limit Adjust Section                    |                                                              |         |         |               |          |      |       |       |
| Current Limit Offset                            | $V_{CS}$ -= 0V $V_{CS}$ += 0V,<br>COMP = Open (Note 3)       | 0.43    | 0.5     | 0.57          | 0.43     | 0.5  | 0.57  | ٧     |
| Input Bias Current                              | V <sub>EA</sub> + = VREF, V <sub>EA</sub> - = 0V             |         | -10     | -30           |          | -10  | -30   | μА    |
| Shutdown Terminal Section                       |                                                              |         |         |               |          |      |       |       |
| Threshold Voltage                               |                                                              | 0.95    | 1.00    | 1.05          | 0.95     | 1.00 | 1.05  | V     |
| Input Voltage Range                             |                                                              | 0       |         | 5             | 0        |      | 5     | ٧     |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55$ °C to +125°C for UC1856; -40°C to +85°C for the UC2856; and 0°C to +70°C for the UC3856, VIN = 15V, RT = 10k, CT = 1nF,  $T_A = T_J$ .

|                                      |                                   | UC.  | 1856/UC | 2856 |      | UC3856 | i   |       |
|--------------------------------------|-----------------------------------|------|---------|------|------|--------|-----|-------|
| PARAMETER                            | TEST CONDITIONS                   | MIN  | TYP     | MAX  | MIN  | TYP    | MAX | UNITS |
| Shutdown Terminal Section (cont.     | .)                                |      |         |      |      |        |     |       |
| Minimum Latching Current (IcL ss)    | (Note 5)                          | 3    | 1.5     |      | 3    | 1.5    |     | mA    |
| Maximum Non-Latching Current (IcLss) | (Note 6)                          |      | 1.5     | 0.8  |      | 1.5    | 0.8 | mA    |
| Delay to Outputs                     | $V_{SHUTDOWN} = 0$ to 1.3V        |      | 65      | 110  |      | 65     | 110 | ns    |
| Output Section                       |                                   |      |         |      |      |        |     |       |
| Collector-Emitter Voltage            |                                   | 40   |         |      | 40   |        |     | V     |
| Off-State Bias Current               | VC = 40V                          |      |         | 250  |      |        | 250 | μА    |
| Output Low Level                     | I <sub>OUT</sub> = 20mA           |      | 0.1     | 0.5  |      | 0.1    | 0.5 | V     |
|                                      | $I_{OUT} = 200 \text{mA}$         |      | 0.5     | 2.6  |      | 0.5    | 2.6 | V     |
| Output High Level                    | $I_{OUT} = -20mA$                 | 12.5 | 13.2    |      | 12.5 | 13.2   |     | V .   |
|                                      | $I_{OUT} = -200 \text{mA}$        | 12   | 13.1    |      | 12   | 13.1   |     | V     |
| Rise Time                            | C1 = 1nF                          |      | 40      | 80   |      | 40     | 80  | ns    |
| Fall Time                            | C1 = 1nF                          |      | 40      | 80   |      | 40     | 80  | ns    |
| UVLO Low Saturation                  | VIN = 0V, I <sub>OUT</sub> = 20mA |      | 0.8     | 1.5  |      | 0.8    | 1.5 | V     |
| PWM Section                          |                                   |      |         |      |      |        |     |       |
| Maximum Duty Cycle                   |                                   | 45   | 47      | 50   | 45   | 47     | 50  | %     |
| Minimum Duty Cycle                   |                                   |      |         | 0    |      |        | 0   | %     |
| Undervoltage Lockout Section         |                                   |      |         |      |      |        | ,   |       |
| Startup Threshold                    |                                   | h.   | 7.7     | 8.0  |      | 7.7    | 8.0 | V     |
| Threshold Hysterisis                 |                                   |      | 0.7     |      |      | 0.7    |     | V     |
| Total Standby Current                |                                   |      |         |      |      |        | ,   |       |
| Supply Current                       |                                   |      | 18      | 23   |      | 18     | 23  | mA    |

Note 1: All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal.

Note 2: This parameter, although guaranteed over the recommended operating conditions is not 100% tested in production.

Note 3: Parameter measured at trip point of latch with  $V_{EA}$ + = VREF,  $V_{EA}$ - = 0V.

Note 4: Amplifier gain defined as:

$$G = \frac{\Delta V_{COMP}}{\Delta V_{CS}}; \quad \Delta V_{CS} = 0VTO1.0V$$

Note 5: Current into CL SS guaranteed to latch circuit into shutdown state.

Note 6: Current into CL SS guaranteed not to latch circuit into shutdown state.

#### APPLICATIONS INFORMATION



Oscillator frequency is approximated by the formula:  $f_T = \frac{2}{R_T C_T}$ 

UDG-96177







## **APPLICATIONS INFORMATION (cont.)**





## **APPLICATIONS INFORMATION (cont.)**





### **APPLICATIONS INFORMATION (cont.)**



www.ti.com

6-Sep-2024

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2)        | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)                   | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|-------------------------------------------|---------|
| 5962-9453001M2A  | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>9453001M2A<br>UC1856L20/<br>883B | Samples |
| 5962-9453001MEA  | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-9453001ME<br>A<br>UC1856J/883B       | Samples |
| UC1856J          | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | UC1856J                                   | Samples |
| UC1856J883B      | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-9453001ME<br>A<br>UC1856J/883B       | Samples |
| UC1856L20        | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | UC1856L20                                 | Samples |
| UC1856L20883B    | ACTIVE     | LCCC         | FK                 | 20   | 55             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>9453001M2A<br>UC1856L20/<br>883B | Samples |
| UC2856DW         | LIFEBUY    | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2856DW                                  |         |
| UC2856DWG4       | LIFEBUY    | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2856DW                                  |         |
| UC2856DWTR       | LIFEBUY    | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2856DW                                  |         |
| UC2856DWTRG4     | LIFEBUY    | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2856DW                                  |         |
| UC2856J          | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -40 to 85    | UC2856J                                   | Samples |
| UC2856N          | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | UC2856N                                   | Samples |
| UC3856DW         | ACTIVE     | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3856DW                                  | Samples |
| UC3856DWTR       | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3856DW                                  | Samples |
| UC3856N          | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3856N                                   | Samples |
| UC3856NG4        | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3856N                                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:



www.ti.com 6-Sep-2024

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1856, UC2856, UC2856M, UC3856:

Catalog: UC3856, UC2856

Automotive: UC2856-Q1, UC2856-Q1

• Military : UC2856M, UC1856

Space: UC1856-SP



## **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Sep-2024

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Dec-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2856DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UC3856DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 10-Dec-2023



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2856DWTR | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| UC3856DWTR | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 10-Dec-2023

### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9453001M2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| UC1856L20       | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| UC1856L20883B   | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| UC2856DW        | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC2856DWG4      | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC2856N         | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| UC3856DW        | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC3856N         | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| UC3856NG4       | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated