# *Application Note Sine to Square Wave Conversion Using Clock Buffers*



*Asim Khan, Eshaan Tibrewala*

#### **ABSTRACT**

Applications requiring extremely low phase noise often use OCXO (Oven Controlled Crystal Oscillator) or TCXO (Temperature Compensated Crystal Oscillator) as reference clock in the system. OCXO and TCXO's sinewave output often becomes a bottle neck for slew rate sensitive devices in the clock tree due to fixed amplitude and frequency. Slew rate sensitivity of the subsequent clock devices results in phase noise degradation throughout the clock chain.

There are multiple ways to get around this problem by using external circuity or integrated chips like clock buffers. In this application note, we compare performance improvements in clock trees with TI clock buffer devices with various output format, input power levels and frequencies. This document is to serve as reference to choose the best sine to square wave clock buffer based on application requirements.

## **Table of Contents**



### **Trademarks**

All trademarks are the property of their respective owners.

<span id="page-1-0"></span>

## **1 Generic Clock Tree**

Generally, a clock tree in a system consists of primary reference that is either fanned-out using clock buffers or multiplied / divided through synthesizers (PLL / DPLL) to generate different frequencies. Figure 1-1 shows a generic clock tree of a system containing ADCs, FPGAs or transceivers.



**Figure 1-1. General Clock Tree**

Applications requiring low phase noise requirements that utilizes sine wave reference are found in medical, communication, T&M and A&D systems. For example, radars are dependent on low phase noise to detect one or more objects accurately.

Additive phase noise gradually adds up with each device in the clock tree. Good system design practices are crucial to avoid any additional degradation. One of those consideration is due to the input slew rate and amplitude requirements for different devices when converting sine wave to logic levels.

## **2 Sine Wave Slew Rate Requirement**

Slew rate of sine wave is dependent on frequency of operation and voltage of signal. Complying with input slew rate requirement for clock devices is necessary to provide certain phase noise performance.

To imporve phase noise of clock devices, higher slew input is recommended. Most vendors have this recommendation outlined in the data sheet for buffer, synthesizer, and jitter cleaners.

Slew rate of sine wave input signal can be changed by increasing/decreasing frequency or voltage as shown in Equation 1.

$$
2 \times \pi \times f \times V \tag{1}
$$

Both of these variables cannot be controlled when using a fixed output amplitude and frequency source which often is the case for systems using OCXO/TCXOs.

## <span id="page-2-0"></span>**3 Current Approach vs Clock Buffer**

Current approaches to solve slew rate sensitivity problem use additional circuitry is input of clock devices that takes additional space on the board. The overall system becomes costly and dependency of multiple discrete components also adds complexity in design. Furthermore, using an amplifier or comparator stage adds noise in the subsequent clock tree because amplifier or comparators are usually not optimized for phase noise performance like clock buffers. Figure 3-1 shows a generalized version of current approach without clock buffers. A better approach is to use integrated chip like clock buffer which has all the required circuity to amplify slow slew rates signals and optimized for all clocking parameters. Clock buffer converts the slow slew rate inputs to logic levels with very low additive phase noise, thus boosting the signal slew rate to also minimize phase noise degradation though the device in clock tree. Also, clock buffers reduces external BOM (bill of materials) depending on different features like internal biasing and AC coupling mode, and so on.



**Figure 3-1. Generic Slew Rate Improvement Approach**

TI has a wide portfolio of clock buffers that support sine wave input for single ended, differential and configurable buffers. TI clock buffers covers all the logic levels from LVCMOS (LMK1C110x), LVDS (LMK1D1xxx), LVPECL (CDCLVP12xx), and Universal buffers that support all industry standard output and inputs formats (LMK0030x, LMK01000, CDCLVC1310). This application note specifically uses LMK1C110x family of buffers for performance measurements due to inherent low additive phase noise.

### **4 Clock Buffer Implementation**

While using the clock buffer as sine to square wave conversion, make sure to consider specific input VOH, VOL, VOD, input common mode, AC coupled inputs and internal or external biasing requirements of each clock buffer.

In the following sections, most commonly used input interface, external or internal biasing tips are discussed for TI buffers. Since the input architecture for different generation of buffers get improvements over time. There are subtle differences to keep in mind interfacing clock signal to the input of each buffer.

### **4.1 Clock Buffer Common Input Stages**

There are two major buffer input stages, single ended (LVCMOS) or differential (LVDS, LVPECL, CML, LP-HCSL, HCSL, HTSL). The differential inputs can be standard specific or universal inputs. Universal inputs accept all the supported standard input driver interface.

Differential inputs can also be used as single ended input. Inverting or non-inverting input is selected as reference clock input and the other input is DC biased to the mid point reference clock input. Both clock reference and DC biased inputs are set within the input swing and common mode range requirements of each device.

In the following sections, we discuss internal or external DC bias use, single ended input and differential input re-bias techniques across different TI clock buffer families.

<span id="page-3-0"></span>

### **4.2 Choosing Between Internal or External DC Bias**

Generally, TI differential clock buffer families have two different DC biasing options, internal bias with small DC offset or internal DC bias with hysteresis. Both DC bias options are used to set the outputs to low state and avoid glitches on the outputs when there is loss of signal or clock. Figure 4-1 and Figure 4-2 shows both biasing techniques.



**Figure 4-1. Internal DC Bias Offset Architecture**



**Figure 4-2. Internal DC Bias with Hysteresis**

Things to consider before opting for internal and external DC bias.

- Check if the part has internal DC bias option, otherwise use external bias through a voltage divider. Internal bias at the inputs can be checked by probing the inputs with a high impedance on scope. Some TI devices offer VAC REF pin for external biasing which can be used instead of voltage divider.
- In case of internal DC bias with an offset at the input. External DC bias is recommended when using sine wave input to avoid duty cycle distortion on the output. Duty cycle distortion is result of sine wave imbalance at the switching threshold as shown in Figure 4-3.
- When using large input signals at the differential input stage. Make sure that internal bias is good enough that the low or high level of the input signal doesn't violate the input absolute maximum values in the data sheet. Otherwise re-bias the input signal with an external bias to avoid VIH and VIL absolute maximum values violations.
- Refer to device data sheet for specific input termination needs due to any specific input requirements.



**Figure 4-3. Duty Cycle Distortion with Imbalanced Sine Wave**

<span id="page-4-0"></span>

### **4.3 Single Ended or LVCMOS Signal**

Single ended or LVCMOS input stage detects 0 or 1 based on input signal level around threshold (Vt) point. VIH and VIL limits are recommended to avoid detection issues over temperature and voltage across multiple devices.



**Figure 4-4. LVCMOS Thresholds**

To use sine wave with a LVCMOS buffers input stage, LVCMOS receiver threshold specification applies for the input signal. Since most of the time the sine wave signal generated from OCXO or other sources is centered around 0V DC offset. The input signal is re-biased to threshold Vt or VDD/2 value either externally or internally (if available).

Figure 4-5 shows a simplified diagram on biasing using voltage divider at the input. LMK1C110x use the same biasing configuration.



**Figure 4-5. Re-biasing to LVCMOS Levels**

R1 and R2 are same value resistor to get the VDD/2. Matching the transmission line impedance can be done with 100Ω resistor for both R1 and R2 which results in more power consumption due to higher current through the resistor. To reduce power consumption 1K or 10K resistor values can be used as well.





<span id="page-5-0"></span>

## **4.4 Differential Inputs**

Input swing, amplitude, input common mode, and proper DC bias are important requirements to know when differential AC or DC coupled mode is used.

For sine wave input signals, INN pin or reference pin is always the biased at mid-point of active clock input signal. This avoids duty cycle distortion as shown below in the Figure 4-6.



**Figure 4-6. Duty Cycle Distortion**

Following are some common DC re-bias techniques and considerations which are shared across TI devices.

- AC Coupled Internal DC Bias Option: Most TI devices have internal DC bias of some sort that is specified in the data sheet. User can AC couple either single ended or differential inputs without the need for external components. For this type of use case, make sure to consider the input amplitude requirements, internal bias type specified for each device. AC coupled single ended internal options in shown in [Figure 4-7](#page-6-0).
- AC Coupled External DC Bias Option: If there is no internal bias is available on the clock input of device or the duty cycle is a concern due to any DC offset between internal bias of INP and INN pins while dealing with smaller amplitude or sine wave input. External voltage divider is recommended to re-bias the signals to desired DC levels within the input common mode requirement of the device. External bias is helpful for start-up times because capacitors charging time can be controlled compared to internal weak bias option. An example of external bias for both single ended and differential case is shown in [Figure 4-8](#page-6-0).
- DC Coupled single Ended Input using Differential Input: When using DC coupled LVCMOS or any other format single-ended waveform. INN or the unused input is set to the mid point of input signal as shown in [Figure 4-9](#page-6-0).
- External DC Bias with VAC\_Pin: Some TI devices offer a VAC\_REF pin to re-bias inputs shown in Figure [4-10.](#page-6-0) This reduces start-up times while using fewer components than external DC bias option with voltage divider circuit.

<span id="page-6-0"></span>

Using differential inputs as single ended input case (sinewave or LVCMOS), if there is a need to reduce the input swing to meet data sheet input requirements, a 50 $\Omega$  resistor to ground shown in Figure 4-7, Figure 4-8 andFigure 4-10 usually applied. Furthermore, INN pin also AC coupled to ground or left floating for single ended use case of differential inputs.



#### **Figure 4-7. AC Coupled Internal DC Bias Option**



If the input amplitude or Vpp is greater than datasheet specification a  $50\Omega$  resistor to ground is used to meet the input requirements. This is usually not required in this case because bias point is set around VDD/2 and there is usually enough room for the input swing between GND and VDD for absolute maximum specification. This re-biasing is true for both differential (using INP and INN) and single ended input waveforms(using just INP).

#### **Figure 4-8. AC Coupled External DC Bias Option**



**Figure 4-9. DC Coupled Single Ended Input with Differential Input Stage**



If the input amplitude or Vpp is greater than datasheet specification a 50 $\Omega$  resistor to<br>ground is used to meet the input requirements. This re-biasing is true for both differential (using INP and INN) and single ended input waveforms(using just INP).R3 and R4 are usually  $50\Omega$ .

#### **Figure 4-10. External DC Bias with VAC\_REF Pin Option**



## <span id="page-7-0"></span>**5 Performance Improvements, Results With Clock Buffer**

Adding a low noise clock buffer between OCXO/TCXO input and the slew-rate sensitive clock devices helps minimize the phase noise degradation. Phase noise improvement in PLL based clock devices is often debated because input buffer stage on the PLLs devices critical for phase noise is extremely low noise so adding a buffer to improve slew rate ends up elevating the total phase noise. In the following section, we present a study with and without low noise sine to square buffer before the LMX2820 synthesizer device and note the results.

### **5.1 FSWP Phase Noise Analyzer Measurements Case**

When dealing at lower frequency, phase noise using low noise clock buffer (LMK1C110x) shows better performance than the source input at lower frequencies from SMA100B on the FSWP phase noise analyzer as shown in [Figure 5-2.](#page-8-0) This shows that slew rate sensitivity is impacting the internal circuitry of the FSWP at lower frequencies and the source measurement comes out to be pessimistic. When the same input from SMA100B at lower frequencies is buffered through LMK1C110x shows better results at lower offsets frequencies. Similar concept applies to all the PLL based synthesizer device which are slew rate sensitive.



**Figure 5-1. LMK1C110x 10MHz Output Phase Noise Gap Between Source and Buffer**

At higher frequencies the gap between source noise measurement and buffer measurement reduces on the FSWP since better slew rate is helping the measurement instrument at higher frequencies as shown in [Figure](#page-8-0)  [5-2](#page-8-0). Adding a low noise buffer still helps improve the buffer noise performance specifically at lower input amplitudes but at some point addition of clock buffer is not going to help at all because of higher slew rates. Since most of the systems where close in phase noise is important start at lower frequencies, addition of buffer significantly improves the margins.

<span id="page-8-0"></span>

**Figure 5-2. LMK1C110x 100MHz Output Phase Noise Gap Between Source and Buffer**

Synthesizer devices like LMX2820 running at higher frequencies have a wide input frequency range, input stage is usually optimized for higher frequencies. Phase noise degradation is pronounced when using a 10MHz input source or other lower frequencies. At 100MHz since the slew rate is much higher performance degradation is not significant but there is still some improvement specifically at lower input power levels when using the low noise sine to square wave conversion buffers.

### **5.2 TI LMX2820 Noise Improvements With Sine to Square Wave Clock Buffer**

Based on FSWP noise analyzer findings we performed the same experiment on TI PLL based synthesizer LMX2820. A 10MHz sine wave input at different power levels was injected directly and through the low noise buffer (LMK1C110x).

There were two cases in the experiment,

- Case 1: Sine wave input from SMA100B to LMX2820 at different power levels.
- Case 2: Sine wave input from SMA100B at same power levels as Case 1 amplified with LMK1C110x clock buffer into LMX2820.

Different power levels at the input were used to see the impact on the performance of PLL vs buffer input stage.

As shown in the [Figure 5-3,](#page-9-0) there is significant improvement in phase noise of the PLL which results in improved jitter performance across different bands. PLL performance gap increases as we lower the power at 10MHz input reference shown between Trace 1 (Yellow) and Trace 4 (Orange) in [Figure 5-3.](#page-9-0) This is due to further degradation in slew rate at the input.

At higher input frequencies shown in [Figure 5-4](#page-9-0), the performance gaps between the sine to square wave case gets smaller but if the input amplitude is small then buffer helps imporve phase noise.

Adding a buffer stage at lower power helps improve the performance margins in the system. Even at 14dBm and 10dBm (Trace 6: Red ) input power level, better slew rates from the clock buffer outperforms the PLL input stage. This shows that clock buffer can still be used even at higher power levels to further enhance the phase noise.

<span id="page-9-0"></span>

*Performance Improvements, Results With Clock Buffer* [www.ti.com](https://www.ti.com)



**Figure 5-3. 10MHz Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-4. 100MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-5. 10MHz Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -10dBm, 0dBm, 14dBm)**



**Figure 5-6. 10MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**

Following jitter measurement plots show the jitter impact at different bands when using the direct sinewave input to LMX2820 versus sinewave input through LMK1C110x clock buffer . Integrated jitter for the worst-case option improve approximately 5 times when using the clock buffer shown in [Figure 5-11](#page-10-0).

<span id="page-10-0"></span>



**Figure 5-7. Total RMS Jitter (12kHz - 20MHz) 10MHz Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-9. Total RMS Jitter (12kHz - 20MHz): 10MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-11. Total RMS Jitter (10Hz - 50MHz) 10MHz Figure 5-12. Total RMS Jitter (10Hz - 50MHz: 10MHz Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-8. Total RMS Jitter (12kHz - 20MHz: 10MHz Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -10dBm, 0dBm, 14dBm)** 



**Figure 5-10. Total RMS Jitter (12kHz - 20MHz): 100MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Reference Input to LMX2820 100MHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -10dBm, 0dBm, 14dBm)** 







**Figure 5-13. Total RMS Jitter (10Hz - 50MHz): 10MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**



**Figure 5-14. Total RMS Jitter (10Hz - 50MHz): 100MHz Reference Input to LMX2820 1GHz Output With or Without Buffer (Case 1: T1 to T3, Case 2: T4 to T6, Input power: -6dBm, 5dBm, 10dBm)**

#### *5.2.1 LMX2820 Phase Noise and RMS Jitter Results Summary*

[Table 5-1, Table 5-2](#page-12-0) and [Table 5-4](#page-14-0) shows a quantitative summary of improvements when using sine to square wave buffer. Few key observations to note.

- LMX2820 PLL noise is significantly improved around 10kHz offset. Far out noise is dominated by VCO.
- RMS jitter and phase noise at higher power level is better with buffer compared to without buffer case. For worst case ((lowest power level) jitter reduced by 75.6% while the best case (highest power level) buffers reduces the jitter by 20%.
- There is slight improvement at 100MHz input frequency as well but improvement is not significant compared to lower frequency use case as shown in [Table 5-3](#page-13-0) and [Table 5-5](#page-14-0). One reason for this is the doubler stage used on the LMX2820 to improve slew rate on the device input.

<span id="page-12-0"></span>



#### **Table 5-1. Phase Noise: 10MHz Input, 100MHz Output**

#### **Table 5-2. Phase Noise: 10MHz Input, 1GHz Output**





## **Table 5-2. Phase Noise: 10MHz Input, 1GHz Output (continued)**

<span id="page-13-0"></span>

#### **Table 5-3. Phase Noise: 100MHz Input, 1GHz Output**



<span id="page-14-0"></span>

#### **Table 5-4. Total RMS Jitter 10MHz Input, 100MHz and 1GHz Output**

### **Table 5-5. Total RMS Jitter 100MHz Input, 1GHz Output**





## <span id="page-15-0"></span>**6 Sine to Square Wave Clock Buffer Comparison**

Since our previous findings shows that low noise clock buffers can help improve the phase noise performance when doing the sine to square conversion. In this section, we provide a comparison of different clock buffers from TI and other vendors to use as a reference for sine to square conversion.

We used 10MHz sine wave input at 10dBm input power level for all the buffers under the same conditions. LMK1C110x shows the lowest total phase noise among all the buffers in the comparison. Table 6-1 provides additive phase noise numbers when using the direct sine wave input to each buffer as this is the main use case in actual systems when sine to square wave conversion is needed.

Since the equipment can suffer from slew rate issues described in [FSWP Phase Noise Analyzer Measurements](#page-7-0)  [Case](#page-7-0), cascaded configuration is used for actual additive phase noise modeling of LMK1C110x and other devices in the later sections.



**Figure 6-1. Sine to Square Wave Buffer Comparison**





## <span id="page-16-0"></span>**6.1 LMK1C110x Additive Noise vs Others**

As described in [Section 5.1](#page-7-0) that noise measurement equipment can give optimistic results for additive phase noise results due to slew rate issue. An alternative cascaded setup is used to model the actual additive phase noise of LMK1C110x vs competition's best performing buffer. We use cascaded buffers and treat the first buffer as source. Phase noise setup for the buffer is shown in Figure 6-2



**Figure 6-2. Additive Noise Buffer Setup**

Following additive phase noise plots compare the performance of TI buffer vs competition.



**Figure 6-3. Total Phase Noise at 10MHz Output** Noise Floor = -181.9dBc/Hz, 1/f Noise = 178.5dBc/Hz at



10kHz



**Figure 6-4. Additive Phase Noise at 10MHz Output**



**Figure 6-6. Additive Phase Noise at 100MHz Output** 

[SNAA411](https://www.ti.com/lit/pdf/SNAA411) – SEPTEMBER 2024 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNAA411&partnum=)*





**Figure 6-7. RMS Jitter (12kHz - 1MHz): 10MHz Output - LMK1C110x vs Competition** 



**Figure 6-9. RMS Jitter (12kHz - 20MHz): 100MHz Output - LMK1C110x vs Competition**



**Figure 6-8. RMS Jitter (10Hz - 1MHz): 12MHz Output - LMK1C110x vs Competition**



**Figure 6-10. RMS Jitter (10Hz - 50MHz): 100MHz Output - LMK1C110x vs Competition**



#### **Table 6-2. LMK1C110x Additive Jitter Comparison vs Competition**

<span id="page-18-0"></span>

## **7 Summary**

TI clock buffers helps reduce the overall phase noise impact due to slew rate sensitivity problem and provides comprehensive portfolio for all end application use case. Improved results using LMK1C110x shows that phase noise and jitter can be improved for low reference frequency sources (OCXO/TCXOs) in phase noise critical applications. This performance comparison for sine to square enables users to select the appropriate device for each use case to improve design margins in the system.

### **8 References**

- 1. Texas Instruments, *LMK1C110x 1.8-V, 2.5-V, and 3.3-V LVCMOS Clock Buffer Family*, data sheet.
- 2. Texas Instruments, *[LMK00301 3-GHz 10-Output Ultra-Low Additive Jitter Differential Clock Buffer and Level](https://www.ti.com/lit/pdf/SNAS512)  [Translator](https://www.ti.com/lit/pdf/SNAS512)* , data sheet.
- 3. Texas Instruments, *[LMK1D120x Low Additive Jitter LVDS Buffer](https://www.ti.com/lit/pdf/SNAS829)*, data sheet.
- 4. Texas Instruments, *[CDCLVP1208 Eight LVPECL Output, High-Performance Clock 2:8 Buffer](https://www.ti.com/lit/pdf/SNAS890)*, data sheet.

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated