SPRSP07F June 2017 – December 2019 66AK2G12
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 7-3 shows the parameters of the JEDEC DDR3L devices that are compatible with this interface.
NO. | PARAMETER | CONDITION | MIN | MAX | UNIT |
---|---|---|---|---|---|
1 | JEDEC DDR3L device speed grade(1) | DDR clock rate ≤ 400 MHz | 800 | 1600 | MT/s |
400 MHz < DDR clock rate ≤ 533 MHz | 1066 | 1600 | MT/s | ||
2 | JEDEC DDR3L device bit width | x8 | x16 | Bits | |
3 | JEDEC DDR3L device count(2) | 2 | 5 | Devices |