SLVSDR1A February 2018 – April 2020 ADC08DJ3200
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SYNC_SEL | SFORMAT | SCR | ||||
R/W-0000 | R/W-00 | R/W-1 | R/W-0 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-4 | RESERVED | R/W | 0000 | RESERVED |
3-2 | SYNC_SEL | R/W | 00 | 0: Use the SYNCSE input for the SYNC~ function (default)
1: Use the TMSTP± differential input for the SYNC~ function; TMSTP_RECV_EN must also be set 2: Do not use any sync input signal (use software SYNC~ through JSYNC_N) |
1 | SFORMAT | R/W | 1 | Output sample format for JESD204B samples.
0: Offset binary 1: Signed 2’s complement (default) |
0 | SCR | R/W | 0 | 0: Scrambler disabled (default)
1: Scrambler enabled Only change this register when JESD_EN is 0. |