SLVSDR1A February 2018 – April 2020 ADC08DJ3200
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DEVICE (Sampling) CLOCK (CLK+, CLK–) | ||||||
tAD | Sampling (aperture) delay from CLK± rising edge (dual-channel mode) or rising and falling edge (single-channel mode) to sampling instant | TAD_COARSE = 0x00, TAD_FINE = 0x00, and TAD_INV = 0 | 360 | ps | ||
tTAD(MAX) | Maximum tAD adjust programmable delay, not including clock inversion (TAD_INV = 0) | Coarse adjustment (TAD_COARSE = 0xFF) | 289 | ps | ||
Fine adjustment (TAD_FINE = 0xFF) | 4.9 | |||||
tTAD(STEP) | tAD adjust programmable delay step size | Coarse adjustment (TAD_COARSE) | 1.13 | ps | ||
Fine adjustment (TAD_FINE) | 19 | fs | ||||
tAJ | Aperture jitter, rms | Minimum tAD adjust coarse setting (TAD_COARSE = 0x00, TAD_INV = 0) | 50 | fs | ||
Maximum tAD adjust coarse setting (TAD_COARSE = 0xFF) excluding TAD_INV (TAD_INV = 0) | 70(3) | |||||
SERIAL DATA OUTPUTS (DA[7:0]+, DA[7:0]–, DB[7:0]+, DB[7:0]–) | ||||||
fSERDES | Serialized output bit rate | 1 | 12.8 | Gbps | ||
UI | Serialized output unit interval | 78.125 | 1000 | ps | ||
tTLH | Low-to-high transition time (differential) | 20% to 80%, PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04 | 37 | ps | ||
tTHL | High-to-low transition time (differential) | 20% to 80%, PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04 | 37 | ps | ||
DDJ | Data dependent jitter, peak-to-peak | PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04, JMODE = 2 | 7.8 | ps | ||
RJ | Random jitter, RMS | PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04, JMODE = 2 | 1.1 | ps | ||
TJ | Total jitter, peak-to-peak, with Gaussian portion defined with respect to a BER = 1e-15 (Q = 7.94) | PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 4, 5, 6, 7 | 28 | ps | ||
ADC CORE LATENCY | ||||||
tADC | Deterministic delay from the CLK± edge that samples the reference sample to the CLK± edge that samples SYSREF going high(1) | JMODE = 4 | –4.5 | tCLK cycles | ||
JMODE = 5 | –24.5 | |||||
JMODE = 6 | –5 | |||||
JMODE = 7 | –25 | |||||
JMODE = 17 | –48.5 | |||||
JMODE = 18 | –49 | |||||
JESD204B AND SERIALIZER LATENCY | ||||||
tTX | Delay from the CLK± rising edge that samples SYSREF high to the first bit of the multiframe on the JESD204B serial output lane corresponding to the reference sample of tADC(2) | JMODE = 4 | 67 | 80 | tCLK cycles | |
JMODE = 5 | 106 | 119 | ||||
JMODE = 6 | 67 | 80 | ||||
JMODE = 7 | 106 | 119 | ||||
JMODE = 17 | 195 | 208 | ||||
JMODE = 18 | 195 | 208 | ||||
SERIAL PROGRAMMING INTERFACE (SDO) | ||||||
t(OZD) | Maximum delay from the falling edge of the 16th SCLK cycle during read operation for SDO transition from tri-state to valid data | 7 | ns | |||
t(ODZ) | Maximum delay from the SCS rising edge for SDO transition from valid data to tri-state | 7 | ns | |||
t(OD) | Maximum delay from the falling edge of the 16th SCLK cycle during read operation to SDO valid | 12 | ns |