SBASA53A July   2021  – October 2024 ADC09DJ800-Q1 , ADC09QJ800-Q1 , ADC09SJ800-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics: DC Specifications
    6. 5.6  Electrical Characteristics: Power Consumption
    7. 5.7  Electrical Characteristics: AC Specifications
    8. 5.8  Timing Requirements
    9. 5.9  Switching Characteristics
    10. 5.10 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Device Comparison
      2. 6.3.2 Analog Input
        1. 6.3.2.1 Analog Input Protection
        2. 6.3.2.2 Full-Scale Voltage (VFS) Adjustment
        3. 6.3.2.3 Analog Input Offset Adjust
        4. 6.3.2.4 ADC Core
          1. 6.3.2.4.1 ADC Theory of Operation
          2. 6.3.2.4.2 ADC Core Calibration
          3. 6.3.2.4.3 Analog Reference Voltage
          4. 6.3.2.4.4 ADC Over-range Detection
          5. 6.3.2.4.5 Code Error Rate (CER)
      3. 6.3.3 Temperature Monitoring Diode
      4. 6.3.4 Timestamp
      5. 6.3.5 Clocking
        1. 6.3.5.1 Converter PLL (C-PLL) for Sampling Clock Generation
        2. 6.3.5.2 LVDS Clock Outputs (PLLREFO±, TRIGOUT±)
        3. 6.3.5.3 Optional CMOS Clock Outputs (ORC, ORD)
        4. 6.3.5.4 SYSREF for JESD204C Subclass-1 Deterministic Latency
          1. 6.3.5.4.1 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
          2. 6.3.5.4.2 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
      6. 6.3.6 JESD204C Interface
        1. 6.3.6.1  Transport Layer
        2. 6.3.6.2  Scrambler
        3. 6.3.6.3  Link Layer
        4. 6.3.6.4  8B/10B Link Layer
          1. 6.3.6.4.1 Data Encoding (8B/10B)
          2. 6.3.6.4.2 Multiframes and the Local Multiframe Clock (LMFC)
          3. 6.3.6.4.3 Code Group Synchronization (CGS)
          4. 6.3.6.4.4 Initial Lane Alignment Sequence (ILAS)
          5. 6.3.6.4.5 Frame and Multiframe Monitoring
        5. 6.3.6.5  64B/66B Link Layer
          1. 6.3.6.5.1 64B/66B Encoding
          2. 6.3.6.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
            1. 6.3.6.5.2.1 Block, Multiblock and Extended Multiblock Alignment using Sync Header
              1. 6.3.6.5.2.1.1 Cyclic Redundancy Check (CRC) Mode
              2. 6.3.6.5.2.1.2 Forward Error Correction (FEC) Mode
          3. 6.3.6.5.3 Initial Lane Alignment
          4. 6.3.6.5.4 Block, Multiblock and Extended Multiblock Alignment Monitoring
        6. 6.3.6.6  Physical Layer
          1. 6.3.6.6.1 SerDes Pre-Emphasis
        7. 6.3.6.7  JESD204C Enable
        8. 6.3.6.8  Multi-Device Synchronization and Deterministic Latency
        9. 6.3.6.9  Operation in Subclass 0 Systems
        10. 6.3.6.10 Alarm Monitoring
          1. 6.3.6.10.1 Clock Upset Detection
          2. 6.3.6.10.2 FIFO Upset Detection
    4. 6.4 Device Functional Modes
      1. 6.4.1 Low Power Mode and High Performance Mode
      2. 6.4.2 JESD204C Modes
        1. 6.4.2.1 JESD204C Transport Layer Data Formats
        2. 6.4.2.2 64B/66B Sync Header Stream Configuration
        3. 6.4.2.3 Redundant Data Mode (Alternate Lanes)
      3. 6.4.3 Power-Down Modes
      4. 6.4.4 Test Modes
        1. 6.4.4.1 Serializer Test-Mode Details
        2. 6.4.4.2 PRBS Test Modes
        3. 6.4.4.3 Clock Pattern Mode
        4. 6.4.4.4 Ramp Test Mode
        5. 6.4.4.5 Short and Long Transport Test Mode
          1. 6.4.4.5.1 Short Transport Test Pattern
        6. 6.4.4.6 D21.5 Test Mode
        7. 6.4.4.7 K28.5 Test Mode
        8. 6.4.4.8 Repeated ILA Test Mode
        9. 6.4.4.9 Modified RPAT Test Mode
      5. 6.4.5 Calibration Modes and Trimming
        1. 6.4.5.1 Foreground Calibration Mode
        2. 6.4.5.2 Background Calibration Mode
        3. 6.4.5.3 Low-Power Background Calibration (LPBG) Mode
      6. 6.4.6 Offset Calibration
      7. 6.4.7 Trimming
    5. 6.5 Programming
      1. 6.5.1 Using the Serial Interface
      2. 6.5.2 SCS
      3. 6.5.3 SCLK
      4. 6.5.4 SDI
      5. 6.5.5 SDO
      6. 6.5.6 Streaming Mode
      7. 6.5.7 SPI_Register_Map Registers
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 Light Detection and Ranging (LiDAR) Digitizer
        1. 7.2.1.1 Design Requirements
        2. 7.2.1.2 Detailed Design Procedure
          1. 7.2.1.2.1 Analog Front-End Requirements
          2. 7.2.1.2.2 Calculating Clock and SerDes Frequencies
        3. 7.2.1.3 Application Curves
    3. 7.3 Initialization Set Up
    4. 7.4 Power Supply Recommendations
      1. 7.4.1 Power Sequencing
    5. 7.5 Layout
      1. 7.5.1 Layout Guidelines
      2. 7.5.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Electrical Characteristics: AC Specifications

typical values at TA = 25°C, VA19 = 1.9 V, VPLL19 = 1.9 V, VREFO = 1.9 V, VTRIG = 1.1V, VA11 = 1.1 V, VD11 = 1.1 V, default full-scale voltage (VFS = 0.8 VPP), fIN = 97 MHz, AIN = –1 dBFS, fCLK = 800 MHz, filtered 1 VPP sine-wave clock applied to CLK±, PLL disabled, JMODE = 0, High Performance Mode and foreground calibration (unless otherwise noted); minimum and maximum values are at nominal supply voltages and over the operating free-air temperature range provided in the Recommended Operating Conditions table
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
FPBW Full-power input bandwidth (–3 dB)(1) Foreground calibration 6 GHz
Background calibration 6
XTALK Channel-to-channel crosstalk
(Quad and dual channel only)
Aggressor = 400 MHz, –1 dBFS –80 dB
Aggressor = 1 GHz, –1 dBFS –65
Aggressor = 3 GHz, –1 dBFS –62
CER Code error rate Maximum CER, does not include JESD204C interface BER 10–18 Errors/ sample
tORR Overrange recovery time Time from an overdriven input to accurate conversion after a step from a ±1.2 VPP-DIFF overdriven input stepped to 0 VPP-DIFF. 1 tCLK cycles
NOISEDC DC input noise standard deviation No input, foreground calibration, excludes DC offset 0.27 LSB
NSD Noise spectral density Maximum full-scale voltage (VFS = 1.0 VPP), AIN = –20 dBFS –140.5 dBFS/Hz
Default full-scale voltage (VFS = 0.8 VPP), AIN = –20 dBFS –140
NF Noise figure, ZS = 100 Ω Maximum full-scale voltage (VFS = 1.0 VPP), AIN = –20 dBFS 34.4 dB
Default full-scale voltage (VFS = 0.8 VPP), AIN = –20 dBFS 33
SNR Signal-to-noise ratio, excluding DC, HD2 to HD9 fIN = 97 MHz AIN = –1 dBFS 53.5 dBFS
AIN = –3 dBFS 53.7
AIN = –12 dBFS 54
AIN = –3 dBFS, VFS = 1.0 VPP 54
fIN = 497 MHz AIN = –1 dBFS 53.7
AIN = –3 dBFS 53.7
AIN = –12 dBFS 53.9
fIN = 997 MHz AIN = –1 dBFS 51 53.5
AIN = –3 dBFS 53.5
AIN = –12 dBFS 53.9
AIN = –3 dBFS, VFS = 1.0 VPP 53.8
fIN = 1797 MHz AIN = –1 dBFS 53.2
AIN = –3 dBFS 53.5
AIN = –12 dBFS 53.8
fIN = 2697 MHz AIN = –1 dBFS 52.5
AIN = –3 dBFS 52.6
AIN = –12 dBFS 53.8
fIN = 3497 MHz AIN = –1 dBFS 52.6
AIN = –3 dBFS 53.1
AIN = –12 dBFS 53.8
SINAD Signal-to-noise and distortion ratio, excluding DC offset fIN = 97 MHz AIN = –1 dBFS 53 dBFS
AIN = –3 dBFS 52.7
AIN = –12 dBFS 53.8
AIN = –3 dBFS, VFS = 1.0 VPP 53.4
fIN = 497 MHz AIN = –1 dBFS 53.4
AIN = –3 dBFS 53.6
AIN = –12 dBFS 53.8
fIN = 997 MHz AIN = –1 dBFS 51 53.1
AIN = –3 dBFS 53.4
AIN = –12 dBFS 53.8
AIN = –3 dBFS, VFS = 1.0 VPP 53.6
fIN = 1797 MHz AIN = –1 dBFS 52.6
AIN = –3 dBFS 53.3
AIN = –12 dBFS 53.8
fIN = 2697 MHz AIN = –1 dBFS 49.7
AIN = –3 dBFS 51.8
AIN = –12 dBFS 53.8
fIN = 3497 MHz AIN = –1 dBFS 46.7
AIN = –3 dBFS 51.2
AIN = –12 dBFS 53.7
ENOB Effective number of bits, excluding DC offset fIN = 97 MHz AIN = –1 dBFS 8.51 bits
AIN = –3 dBFS 8.46
AIN = –12 dBFS 8.6
AIN = –3 dBFS, VFS = 1.0 VPP 8.58
fIN = 497 MHz AIN = –1 dBFS 8.57
AIN = –3 dBFS 8.61
AIN = -12 dBFS 8.64
fIN = 997 MHz AIN = –1 dBFS 8.1 8.55
AIN = –3 dBFS 8.6
AIN = –12 dBFS 8.7
AIN = –3 dBFS, VFS = 1.0 VPP 8.6
fIN = 1797 MHz AIN = –1 dBFS 8.44
AIN = –3 dBFS 8.56
AIN = –12 dBFS 8.63
fIN = 2697 MHz AIN = –1 dBFS 7.9
AIN = –3 dBFS 8.3
AIN = –12 dBFS 8.6
fIN = 3497 MHz AIN = –1 dBFS 7.63
AIN = –3 dBFS 8.21
AIN = –12 dBFS 8.62
SFDR Spurious-free dynamic range fIN = 97 MHz AIN = –1 dBFS 64 dBFS
AIN = –3 dBFS 63
AIN = –12 dBFS 73
AIN = –3 dBFS, VFS = 1.0 VPP 64
fIN = 497 MHz AIN = –1 dBFS 68
AIN = –3 dBFS 73
AIN = –12 dBFS 77
fIN = 997 MHz AIN = –1 dBFS 55 66
AIN = –3 dBFS 69
AIN = –12 dBFS 78
AIN = –3 dBFS, VFS = 1.0 VPP 68
fIN = 1797 MHz AIN = –1 dBFS 62
AIN = –3 dBFS 69
AIN = –12 dBFS 77
fIN = 2697 MHz AIN = –1 dBFS 55
AIN = –3 dBFS 61
AIN = –12 dBFS 77
fIN = 3497 MHz AIN = –1 dBFS 51
AIN = –3 dBFS 57
AIN = –12 dBFS 72
HD2 2nd-order harmonic distortion fIN = 97 MHz AIN = –1 dBFS –66 dBFS
AIN = –3 dBFS –65
AIN = –12 dBFS –73
AIN = –3 dBFS, VFS = 1.0 VPP –68
fIN = 497 MHz AIN = –1 dBFS –73
AIN = –3 dBFS –81
AIN = –12 dBFS –80
fIN = 997 MHz AIN = –1 dBFS –69 –55
AIN = –3 dBFS –74
AIN = –12 dBFS –82
AIN = –3 dBFS, VFS = 1.0 VPP –72
fIN = 1797 MHz AIN = –1 dBFS –67
AIN = –3 dBFS –69
AIN = –12 dBFS –81
fIN = 2697 MHz AIN = –1 dBFS –60
AIN = –3 dBFS –69
AIN = –12 dBFS –80
fIN = 3497 MHz AIN = –1 dBFS –57
AIN = –3 dBFS –62
AIN = –12 dBFS –72
HD3 3rd-order harmonic distortion fIN = 97 MHz AIN = –1 dBFS –67 dBFS
AIN = –3 dBFS –71
AIN = –12 dBFS –86
AIN = –3 dBFS, VFS = 1.0 VPP –70
fIN = 497 MHz AIN = –1 dBFS –68
AIN = –3 dBFS –74
AIN = –12 dBFS –82
fIN = 997 MHz AIN = –1 dBFS –68 –55
AIN = –3 dBFS –71
AIN = –12 dBFS –86
AIN = –3 dBFS, VFS = 1.0 VPP –68
fIN = 1797 MHz AIN = –1 dBFS –63
AIN = –3 dBFS –71
AIN = –12 dBFS –81
fIN = 2697 MHz AIN = –1 dBFS –55
AIN = –3 dBFS –62
AIN = –12 dBFS –82
fIN = 3497 MHz AIN = –1 dBFS –51
AIN = –3 dBFS –58
AIN = –12 dBFS –75
SPUR Worst spur, excluding DC, HD2, HD3 fIN = 97 MHz AIN = –1 dBFS –75 dBFS
AIN = –3 dBFS –78
AIN = –12 dBFS –80
AIN = –3 dBFS, VFS = 1.0 VPP –78
fIN = 497 MHz AIN = –1 dBFS –76
AIN = –3 dBFS –79
AIN = –12 dBFS –79
fIN = 997 MHz AIN = –1 dBFS –77 –65
AIN = –3 dBFS –78
AIN = –12 dBFS –81
AIN = –3 dBFS, VFS = 1.0 VPP –77
fIN = 1797 MHz AIN = –1 dBFS –81
AIN = –3 dBFS –77
AIN = –12 dBFS –78
fIN = 2697 MHz AIN = –1 dBFS –76
AIN = –3 dBFS –78
AIN = –12 dBFS –81
fIN = 3497 MHz AIN = –1 dBFS –76
AIN = –3 dBFS –79
AIN = –12 dBFS –80
IMD3 3rd-order intermodulation distortion f1 = 93 MHz,
f2 = 103 MHz
AIN = –7 dBFS per tone –86 dBFS
AIN = –9 dBFS per tone –84
AIN = –18 dBFS per tone –90
AIN = –9 dBFS per tone, VFS = 1.0 VPP –86
f1 = 493 MHz,
f2 = 503 MHz
AIN = –7 dBFS per tone –80
AIN = –9 dBFS per tone –83
AIN = –18 dBFS per tone –87
f1 = 993 MHz,
f2 = 1003 MHz
AIN = –7 dBFS per tone –79
AIN = –9 dBFS per tone –85
AIN = –18 dBFS per tone –91
AIN = –9 dBFS per tone, VFS = 1.0 VPP –81
f1 = 1793 MHz,
f2 = 1803 MHz
AIN = –7 dBFS per tone –66
AIN = –9 dBFS per tone –73
AIN = –18 dBFS per tone –93
f1 = 2693 MHz,
f2 = 2703 MHz
AIN = –7 dBFS per tone –58
AIN = –9 dBFS per tone –64
AIN = –18 dBFS per tone –89
f1 = 3493 MHz,
f2= 3503 MHz
AIN = –7 dBFS per tone –51
AIN = –9 dBFS per tone –58
AIN = –18 dBFS per tone –85
Full-power input bandwidth (FPBW) is defined as the input frequency where the reconstructed output of the ADC has dropped 3 dB below the power of a full-scale input signal at a low input frequency. Useable bandwidth may exceed the –3-dB, full-power input bandwidth.