SNAS717A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The time-stamp feature enables the user to capture the timing of an external trigger event, relative to the sampled signal. When enabled through the TSE bit of the Configuration Register (Addr: 0h; Bit: 3), the LSB of the digital outputs (DQd, DQ, DId, DI) captures the trigger information. In effect, the 12-bit converter becomes an 11-bit converter, and the LSB acts as a 1-bit converter with the same latency as the 11-bit converter. Apply the trigger to the DCLK_RST input. It may be asynchronous to the ADC sampling clock.