SNAS717A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
For applications with input clock speeds of 200 to 800 MHz (sample rates of 200 to 800 MSPS in non-DES mode), the ADC may be put in LSPSM using the LSPSM (V4) pin (see Section 7.5.1.1.5). LSPSM powers down certain areas of the device, reduces the power consumption by approximately 20%, and may improve the spectral purity of the output. In 1:2 demux mode, the output is in SDR, and the DLCK frequency will be Fs/2 . In non-demux mode, the output is switchable between DDR and SDR; see Table 7-8 for the DCLK frequencies for each mode and output combination.