SNAS717A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The data, ORI, ORQ, DCLKI and DCLKQ outputs are LVDS. The electrical specifications of the LVDS outputs are compatible with typical LVDS receivers available on ASIC and FPGA chips; however, they are not IEEE or ANSI communications standards compliant due to the low 1.9-V supply used on this device. Terminate these outputs with a 100-Ω differential resistor placed as closely as possible to the receiver. If the 100-Ω differential resistance is built into the receiver, an externally placed resistor is not necessary. This section covers common-mode and differential voltage, and data rate.