SNAS500Q May 2010 – May 2017 ADC12D1800
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
Supply voltage (VA, VTC, VDR, VE) | 2.2 | V | ||
Supply difference max(VA/TC/DR/E) − min(VA/TC/DR/E) |
0 | 100 | mV | |
Voltage on any input pin (except VIN±) |
−0.15 | (VA + 0.15) | V | |
VIN± voltage range | –0.5 | 2.5 | V | |
Ground difference max(GNDTC/DR/E) -min(GNDTC/DR/E) |
0 | 100 | mV | |
Input current at any pin(3) | –50 | 50 | mA | |
ADC12D1800 package power dissipation at TA ≤ 65°C(3) | 4.95 | W | ||
Storage temperature, Tstg | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2500 | V |
Charged device model (CDM), per JEDEC specification JESD22-C101(2) | ±1000 | |||
Machine model (MM) | ±250 |
MIN | MAX | UNIT | ||
---|---|---|---|---|
Ambient temperature range | TA ADC12D1800 (Standard JEDEC thermal model) |
−40 | 50 | °C |
TA ADC12D1800 (Enhanced thermal model/heatsink) |
−40 | 85 | °C | |
TJ Junction temperature range (applies only to maximum operating speed) | 120 | °C | ||
Supply voltage (VA, VTC, VE) | +1.8 | +2.0 | V | |
Driver supply voltage (VDR) | +1.8 | VA | V | |
VIN+/- Voltage range(3) | –0.4 | 2.4 (DC-coupled) |
V | |
VIN+/- Differential voltage range(4) | 1.0 (DC-coupled at 100% duty cycle) 2.0 (DC-coupled at 20% duty cycle) 2.8 (DC-coupled at 10% duty cycle) |
V | ||
VIN+/- Current range(3) | –50 | ±50 peak (A.C.-coupled) |
mA | |
VIN+/- Power | (maintaining common mode voltage, A.C.-coupled) |
15.3 | dBm | |
(not maintaining common mode voltage, A.C.-coupled) |
17.1 | |||
Ground difference max(GNDTC/DR/E) – min(GNDTC/DR/E) |
0 | V | ||
CLK+/- Voltage range | 0 | VA | V | |
Differential CLK amplitude VP–P | 0.4 | 2 | V | |
Common mode input voltage VCMI | VCMO - 150 | VCMO + 150 | mV |
THERMAL METRIC(1) | ADC12D1800 | UNIT | |
---|---|---|---|
NXA (BGA) | |||
292 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 16 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 2.9 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | 2.5 | °C/W |
PARAMETER | TEST CONDITIONS | TYP | MAX | UNIT | |
---|---|---|---|---|---|
Resolution with no missing codes | TA = TMIN to TMAX, TJ < 105°C | 12 | bits | ||
INL | Integral non-linearity (Best fit) |
1 MHz DC-coupled over-ranged sine wave | ±2.5 | LSB | |
DNL | Differential non-linearity | 1 MHz DC-coupled over-ranged sine wave | ±0.4 | LSB | |
VOFF | Offset error | 5 | LSB | ||
VOFF_ADJ | Input offset adjustment range | Extended Control Mode | ±45 | mV | |
PFSE | Positive full-scale error | See (4) | ±25 | mV | |
NFSE | Negative full-scale error | See (4) | ±25 | mV | |
Out-of-range output code (5) | (VIN+) − (VIN−) > + full scale | 4095 | |||
(VIN+) − (VIN−) < − full scale | 0 |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
FPBW | Full power bandwidth | Non-DES Mode | 2.8 | GHz | |||
DESI, DESQ Mode | 1.25 | GHz | |||||
DESIQ Mode | 1.75 | GHz | |||||
Gain flatness | Non-DES Mode | D.C. to Fs/2 | 0.5 | dB | |||
D.C. to Fs | 1.2 | dB | |||||
DESI, DESQ Mode | D.C. to Fs/2 | 4.0 | dB | ||||
DESIQ Mode | D.C. to Fs/2 | 3.6 | dB | ||||
CER | Code error rate | 10-18 | Error/Sample | ||||
NPR | Noise power ratio | See (1) | 48.5 | dB | |||
IMD3 | 3rd order intermodulation distortion | DESIQ Mode FIN1 = 1212.52MHz at -7dBFS FIN2 = 1217.52 MHz at -7dBFS |
-61 | dBFS | |||
-54 | dBc | ||||||
Noise floor density | 50Ω single-ended termination, DES Mode | -153.5 | dBm/Hz | ||||
-152.5 | dBFS/Hz | ||||||
Wideband input, DES Mode(2) | -152.6 | dBm/Hz | |||||
-151.6 | dBFS/Hz | ||||||
NON-DES MODE(3)(4) | |||||||
ENOB | Effective Number of Bits | AIN = 125 MHz at -0.5 dBFS | 9.4 | bits | |||
AIN = 248 MHz at -0.5 dBFS | 8.4 | 9.2 | bits | ||||
AIN = 498 MHz at -0.5 dBFS | 8.4 | 9.1 | bits | ||||
AIN = 1147 MHz at -0.5 dBFS | 8.5 | bits | |||||
AIN = 1448 MHz at -0.5 dBFS | 8.4 | bits | |||||
SINAD | Signal-to-Noise Plus Distortion Ratio | AIN = 125 MHz at -0.5 dBFS | 58 | dB | |||
AIN = 248 MHz at -0.5 dBFS | 52.1 | 57.3 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | 52.1 | 56.3 | dB | ||||
AIN = 1147 MHz at -0.5 dBFS | 52.9 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | 52.5 | dB | |||||
SNR | Signal-to-Noise Ratio | AIN = 125 MHz at -0.5 dBFS | 58.6 | dB | |||
AIN = 248 MHz at -0.5 dBFS | 52.9 | 57.8 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | 52.9 | 57.3 | dB | ||||
AIN = 1147 MHz at -0.5 dBFS | 53.9 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | 53.1 | dB | |||||
THD | Total Harmonic Distortion | AIN = 125 MHz at -0.5 dBFS | -68.5 | dB | |||
AIN = 248 MHz at -0.5 dBFS | -60 | -66.6 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | -60 | -63.2 | dB | ||||
AIN = 1147 MHz at -0.5 dBFS | -59.5 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | -61.1 | dB | |||||
2nd Harm | Second Harmonic Distortion | AIN = 125 MHz at -0.5 dBFS | 73 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 87 | dBc | |||||
AIN = 498 MHz at -0.5 dBFS | 70 | dBc | |||||
AIN = 1147 MHz at -0.5 dBFS | 62 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 66 | dBc | |||||
3rd Harm | Third Harmonic Distortion | AIN = 125 MHz at -0.5 dBFS | 76.8 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 67.4 | dBc | |||||
AIN = 498 MHz at -0.5 dBFS | 66.3 | dBc | |||||
AIN = 1147 MHz at -0.5 dBFS | 63 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 63.6 | dBc | |||||
SFDR | Spurious-Free Dynamic Range | AIN = 125 MHz at -0.5 dBFS | 73 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 67.5 | 58 | dBc | ||||
AIN = 498 MHz at -0.5 dBFS | 66.1 | 58 | dBc | ||||
AIN = 1147 MHz at -0.5 dBFS | 60.2 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 60.3 | dBc | |||||
DES MODE(3)(4) (5) | |||||||
ENOB | Effective number of bits | AIN = 125 MHz at -0.5 dBFS | 8.9 | bits | |||
AIN = 248 MHz at -0.5 dBFS | 8.8 | 8.4 | bits | ||||
AIN = 498 MHz at -0.5 dBFS | 8.6 | bits | |||||
AIN = 1147 MHz at -0.5 dBFS | 8 | bits | |||||
AIN = 1448 MHz at -0.5 dBFS | 8 | bits | |||||
SINAD | Signal-to-noise plus distortion ratio | AIN = 125 MHz at -0.5 dBFS | 55.6 | dB | |||
AIN = 248 MHz at -0.5 dBFS | 54.8 | 52.1 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | 53.8 | dB | |||||
AIN = 1147 MHz at -0.5 dBFS | 50 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | 49.8 | dB | |||||
SNR | Signal-to-noise ratio | AIN = 125 MHz at -0.5 dBFS | 55.8 | dB | |||
AIN = 248 MHz at -0.5 dBFS | 55.3 | 52.9 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | 54.5 | dB | |||||
AIN = 1147 MHz at -0.5 dBFS | 50.4 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | 50.1 | dB | |||||
THD | Total harmonic distortion | AIN = 125 MHz at -0.5 dBFS | -67.8 | dB | |||
AIN = 248 MHz at -0.5 dBFS | -65 | -60 | dB | ||||
AIN = 498 MHz at -0.5 dBFS | -62 | dB | |||||
AIN = 1147 MHz at -0.5 dBFS | -60.6 | dB | |||||
AIN = 1448 MHz at -0.5 dBFS | -61.9 | dB | |||||
2nd Harm | Second harmonic distortion | AIN = 125 MHz at -0.5 dBFS | 78 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 74.4 | dBc | |||||
AIN = 498 MHz at -0.5 dBFS | 72.5 | dBc | |||||
AIN = 1147 MHz at -0.5 dBFS | 70.5 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 72.8 | dBc | |||||
3rd Harm | Third harmonic distortion | AIN = 125 MHz at -0.5 dBFS | 72.6 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 66.5 | dBc | |||||
AIN = 498 MHz at -0.5 dBFS | 63.2 | dBc | |||||
AIN = 1147 MHz at -0.5 dBFS | 61.8 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 63.8 | dBc | |||||
SFDR | Spurious-free dynamic range | AIN = 125 MHz at -0.5 dBFS | 58.9 | dBc | |||
AIN = 248 MHz at -0.5 dBFS | 60.4 | 58 | dBc | ||||
AIN = 498 MHz at -0.5 dBFS | 60.5 | dBc | |||||
AIN = 1147 MHz at -0.5 dBFS | 56.7 | dBc | |||||
AIN = 1448 MHz at -0.5 dBFS | 55.6 | dBc |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ANALOG INPUTS | |||||||
VIN_FSR | Analog differential input full scale range | Non-Extended Control Mode | FSR Pin High | 740 | 800 | 860 | mVP-P |
Extended Control Mode | FM(14:0) = 4000h (default) | 800 | mVP-P | ||||
FM(14:0) = 7FFFh | 1000 | mVP-P | |||||
CIN | Analog input capacitance, non-DES mode (1) (2) | Differential | 0.02 | pF | |||
Each input pin to ground | 1.6 | pF | |||||
Analog input capacitance, DES mode (1) (2) | Differential | 0.08 | pF | ||||
Each input pin to ground | 2.2 | pF | |||||
RIN | Differential input resistance | 91 | 100 | 109 | Ω | ||
COMMON MODE OUTPUT | |||||||
VCMO | Common mode output voltage | ICMO = ±100 µA | 1.15 | 1.25 | 1.35 | V | |
TC_VCMO | Common mode output voltage temperature coefficient | ICMO = ±100 µA | 38 | ppm/°C | |||
VCMO_LVL | VCMO input threshold to set DC-coupling Mode |
0.63 | V | ||||
CL_VCMO | Maximum VCMO load capacitance | (1) | 80 | pF | |||
BANDGAP REFERENCE | |||||||
VBG | Bandgap reference output voltage | IBG = ±100 µA | 1.15 | 1.25 | 1.35 | V | |
TC_VBG | Bandgap reference voltage temperature coefficient | IBG = ±100 µA | 32 | ppm/°C | |||
CL_VBG | Maximum bandgap reference load capacitance | (1) | 80 | pF |
PARAMETER | TEST CONDITIONS | TYP | LIM | UNIT | |
---|---|---|---|---|---|
Offset match | 2 | LSB | |||
Positive full-scale match | Zero offset selected in Control Register |
2 | LSB | ||
Negative full-scale match | Zero offset selected in Control Register |
2 | LSB | ||
Phase matching (I, Q) | fIN = 1.0 GHz | < 1 | Degree | ||
X-TALK | Crosstalk from I-channel (Aggressor) to Q-channel (Victim) | Aggressor = 867 MHz F.S. Victim = 100 MHz F.S. |
−70 | dB | |
Crosstalk from Q-channel (Aggressor) to I-channel (Victim) | Aggressor = 867 MHz F.S. Victim = 100 MHz F.S. |
−70 | dB |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIN_CLK | Differential sampling clock input level (1) | Sine wave clock Differential Peak-to-peak |
0.4 | 0.6 | 2.0 | VP-P |
Square wave clock Differential peak-to-peak |
0.4 | 0.6 | 2.0 | VP-P | ||
CIN_CLK | Sampling clock input capacitance (2) |
Differential | 0.1 | pF | ||
Each input to ground | 1 | pF | ||||
RIN_CLK | Sampling clock differential input resistance | 100 | Ω |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIN_RCLK | Differential RCLK input level | Differential peak-to-peak | 360 | mVP-P | ||
CIN_RCLK | RCLK input capacitance | Differential | 0.1 | pF | ||
Each input to ground | 1 | pF | ||||
RIN_RCLK | RCLK differential input resistance | 100 | Ω | |||
IIH_RCLK | Input leakage current; VIN = VA |
22 | µA | |||
IIL_RCLK | Input leakage current; VIN = GND |
-33 | µA | |||
VO_RCOUT | Differential RCOut Output Voltage | 360 | mV |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DIGITAL CONTROL PINS (DES, CalDly, CAL, PDI, PDQ, TPM, NDM, FSR, DDRPh, ECE, SCLK, SDI, SCS) | ||||||
VIH | Logic high input voltage | 0.7×VA | 0.3×VA | V | ||
VIL | Logic low input voltage | |||||
IIH | Input leakage current; VIN = VA |
0.02 | μA | |||
IIL | Input leakage current; VIN = GND |
FSR, CalDly, CAL, NDM, TPM, DDRPh, DES | -0.02 | μA | ||
SCS, SCLK, SDI | -17 | μA | ||||
PDI, PDQ, ECE | -38 | μA | ||||
CIN_DIG | Digital control pin input capacitance (1) | Measured from each control pin to GND | 1.5 | pF | ||
DIGITAL OUTPUT PINS (Data, DCLKI, DCLKQ, ORI, ORQ) | ||||||
VOD | LVDS differential output voltage | VBG = Floating, OVS = High | 400 | 630 | 800 | mVP-P |
VBG = Floating, OVS = Low | 230 | 460 | 630 | mVP-P | ||
VBG = VA, OVS = High | 670 | mVP-P | ||||
VBG = VA, OVS = Low | 500 | mVP-P | ||||
ΔVO DIFF | Change in LVDS output swing between logic levels | ±1 | mV | |||
VOS | Output offset voltage | VBG = Floating | 0.8 | V | ||
VBG = VA | 1.2 | V | ||||
ΔVOS | Output offset voltage change between logic levels | ±1 | mV | |||
IOS | Output short circuit current | VBG = Floating; D+ and D− connected to 0.8V |
±4 | mA | ||
ZO | Differential output impedance | 100 | Ω | |||
VOH | Logic high output level | CalRun, IOH = −100 µA, (2)
SDO, IOH = −400 µA (2) |
1.65 | V | ||
VOL | Logic low output level | CalRun, IOL = 100 µA, (2)
SDO, IOL = 400 µA (2) |
0.15 | V | ||
DIFFERENTIAL DCLK RESET PINS (DCLK_RST) | ||||||
VCMI_DRST | DCLK_RST common mode input voltage | 1.25 | V | |||
VID_DRST | Differential DCLK_RST input voltage | VIN_CLK | VP-P | |||
RIN_DRST | Differential DCLK_RST input resistance | (1) | 100 | Ω |
PARAMETER | TEST CONDITIONS | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|
IA | Analog supply current | PDI = PDQ = Low | 1345 | mA | ||
PDI = Low; PDQ = High | 730 | mA | ||||
PDI = High; PDQ = Low | 730 | mA | ||||
PDI = PDQ = High | 15 | mA | ||||
ITC | Track-and-hold and clock supply current | PDI = PDQ = Low | 495 | mA | ||
PDI = Low; PDQ = High | 295 | mA | ||||
PDI = High; PDQ = Low | 295 | mA | ||||
PDI = PDQ = High | 4 | mA | ||||
IDR | Output driver supply current | PDI = PDQ = Low | 330 | mA | ||
PDI = Low; PDQ = High | 175 | mA | ||||
PDI = High; PDQ = Low | 175 | mA | ||||
PDI = PDQ = High | 3 | mA | ||||
IE | Digital encoder supply current | PDI = PDQ = Low | 165 | mA | ||
PDI = Low; PDQ = High | 85 | mA | ||||
PDI = High; PDQ = Low | 85 | mA | ||||
PDI = PDQ = High | 1 | mA | ||||
ITOTAL | Total supply current | 1:2 Demux Mode
PDI = PDQ = Low |
2335 | 2481 | mA | |
Non-Demux Mode
PDI = PDQ = Low |
2200 | mA | ||||
PC | Power consumption | 1:2 Demux Mode | PDI = PDQ = Low | 4.44 | 4.7 | W |
PDI = Low; PDQ = High | 2.44 | W | ||||
PDI = High; PDQ = Low | 2.44 | W | ||||
PDI = PDQ = High | 43.7 | mW | ||||
Non-Demux Mode | PDI = PDQ = Low | 4.18 | W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SAMPLING CLOCK (CLK) | ||||||
fCLK (max) | Maximum sampling clock frequency | 1.8 | GHz | |||
fCLK (min) | Minimum sampling clock frequency | Non-DES Mode; LFS = 0b | 300 | MHz | ||
Non-DES Mode; LFS = 1b | 150 | MHz | ||||
DES Mode | 500 | MHz | ||||
Sampling clock duty cycle | fCLK(min) ≤ fCLK ≤ fCLK(max)(1) | 20% | 50% | 80% | ||
tCL | Sampling clock low time | See (2) | 111 | 278 | ps | |
tCH | Sampling clock high time | See (2) | 111 | 278 | ps | |
DATA CLOCK (DCLKI, DCLKQ) | ||||||
DCLK duty cycle | See (2) | 45% | 50% | 55% | ||
tSR | Setup time DCLK_RST± | See (1) | 45 | ps | ||
tHR | Hold time DCLK_RST± | See (1) | 45 | ps | ||
tPWR | Pulse width DCLK_RST± | See (2) | 5 | Sampling clock cycles | ||
tSYNC_DLY | DCLK synchronization delay | 90° Mode(2) | 4 | Sampling clock cycles | ||
0° Mode(2) | 5 | |||||
tLHT | Differential low-to-high transition time | 10%-to-90%, CL = 2.5 pF | 200 | ps | ||
tHLT | Differential high-to-low transition time | 10%-to-90%, CL = 2.5 pF | 200 | ps | ||
tSU | Data-to-DCLK setup time | 90° Mode(2) | 430 | ps | ||
tH | DCLK-to-data hold time | 90° Mode(2) | 430 | ps | ||
tOSK | DCLK-to-data output skew | 50% of DCLK transition to 50% of Data transition(2) | ±50 | ps | ||
DATA INPUT-TO-OUTPUT | ||||||
tAD | Aperture delay | Sampling CLK+ rise to acquisition of data | 1.15 | ns | ||
tAJ | Aperture jitter | 0.2 | ps (rms) | |||
tOD | Sampling clock-to data output delay (in addition to latency) | 50% of sampling clock transition to 50% of data transition | 3.2 | ns | ||
tLAT | Latency in 1:2 Demux non-DES mode(2) | DI, DQ outputs | 34 | Sampling clock cycles | ||
DId, DQd outputs | 35 | |||||
Latency in 1:4 Demux DES mode(2) | DI outputs | 34 | ||||
DQ outputs | 34.5 | |||||
DId outputs | 35 | |||||
DQd outputs | 35.5 | |||||
Latency in non-Demux non-DES mode(2) | DI outputs | 34 | ||||
DQ outputs | 34 | |||||
Latency in non-Demux DES mode(2) | DI outputs | 34 | ||||
DQ Outputs | 34.5 | |||||
tORR | Over range recovery time | Differential VIN step from ±1.2V to 0V to accurate conversion | 1 | Sampling clock cycle | ||
tWU | Wake-up time (PDI/PDQ low to rated accuracy conversion) | Non-DES Mode(2) | 500 | ns | ||
DES Mode(2) | 1 | µs |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fSCLK | Serial clock frequency (1) | 15 | MHz | ||
Serial clock low time | 30 | ns | |||
Serial clock high time | 30 | ns | |||
tSSU | Serial data-to-serial clock rising setup time (1) | 2.5 | ns | ||
tSH | Serial data-to-serial clock rising hold time (1) | 1 | ns | ||
tSCS | SCS-to-serial clock rising setup time | 2.5 | ns | ||
tHCS | SCS-to-serial clock falling hold time | 1.5 | ns | ||
tBSU | Bus turn-around time | 10 | ns |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tCAL | Calibration cycle time | Non-ECM | 5.2·107 | Sampling clock cycles | ||
ECM CSS = 0b | ||||||
ECM CSS = 1b | ||||||
tCAL_L | CAL pin low time | See (1) | 1280 | Sampling clock cycles | ||
tCAL_H | CAL pin high time | See (1) | 1280 | |||
tCalDly | Calibration delay determined by CalDly pin(1) | CalDly = low | 224 | Sampling clock cycles | ||
CalDly = high | 230 |
VA = VDR = VTC = VE = 1.9V, fCLK = 1.8 GHz, fIN = 498 MHz, TA= 25°C, I-channel, 1:2 Demux Non-DES Mode (1:1 Demux Non-DES Mode has similar performance), unless otherwise stated. For NPR plots, notch width = 25 MHz, fc = 320 MHz.