SLVSD97A June 2017 – April 2020 ADC12DJ3200
PRODUCTION DATA.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
FREQAx[31:24] or FREQBx[31:24] | |||||||
R/W-0xC0 | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
FREQAx[23:16] or FREQBx[23:16] | |||||||
R/W-0x00 | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
FREQAx[15:8] or FREQBx[15:8] | |||||||
R/W-0x00 | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FREQAx[7:0] or FREQBx[7:0] | |||||||
R/W-0x00 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | FREQAx or FREQBx | R/W | See Table 126 | Changing this register after the JESD204B interface is running results in non-deterministic NCO phase. If deterministic phase is required, the JESD204B interface must be re-initialized after changing this register. This register can be interpreted as signed or unsigned; see the Basic NCO Frequency Setting Mode section. |