SLVSD97A June 2017 – April 2020 ADC12DJ3200
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DEVICE (SAMPLING) CLOCK (CLK+, CLK–) | ||||||
tAD | Sampling (aperture) delay from CLK+/- rising edge (dual channel mode) or rising and falling edge (single channel mode) to sampling instant | TAD_COARSE = 0x00, TAD_FINE = 0x00 and TAD_INV = 0 | 360 | ps | ||
tTAD(MAX) | Maximum tAD Adjust programmable delay, not including clock inversion (TAD_INV = 0) | Coarse adjustment (TAD_COARSE = 0xFF) | 289 | ps | ||
Fine adjustment (TAD_FINE = 0xFF) | 4.9 | ps | ||||
tTAD(STEP) | tAD Adjust programmable delay step size | Coarse adjustment (TAD_COARSE) | 1.13 | ps | ||
Fine adjustment (TAD_FINE) | 19 | fs | ||||
tAJ | Aperture jitter, rms | Minimum tAD Adjust coarse setting (TAD_COARSE = 0x00, TAD_INV = 0) | 50 | fs | ||
Maximum tAD Adjust coarse setting (TAD_COARSE = 0xFF) excluding TAD_INV (TAD_INV = 0) | 70(3) | fs | ||||
SERIAL DATA OUTPUTS (DA0+...DA7+, DA0–...DA7–, DB0+...DB7+, DB0–...DB7–) | ||||||
fSERDES | Serialized output bit rate | 1 | 12.8 | Gbps | ||
UI | Serialized output unit interval | 78.125 | 1000 | ps | ||
tTLH | Low-to-high transition time (differential) | 20% to 80%, PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04 | 37 | ps | ||
tTHL | High-to-low transition time (differential) | 20% to 80%, PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04 | 37 | ps | ||
DDJ | Data dependent jitter, peak-to-peak | PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04, JMODE = 2 | 7.8 | ps | ||
RJ | Random jitter, RMS | PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04, JMODE = 2 | 1.1 | ps | ||
TJ | Total jitter, peak-to-peak, with gaussian portion defined with respect to a BER=1e-15 (Q=7.94) | PRBS-7 test pattern, 12.8 Gbps, SER_PE = 0x04, JMODE = 0, 2 | 25 | ps | ||
PRBS-7 test pattern, 6.4 Gbps, SER_PE = 0x04, JMODE = 1, 3 | 21 | ps | ||||
PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 4, 5, 6, 7 | 28 | ps | ||||
PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 9 | 35 | ps | ||||
PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 10, 11 | 40 | ps | ||||
PRBS-7 test pattern, 3.2 Gbps, SER_PE = 0x04, JMODE = 12 | 26 | ps | ||||
PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 13, 14 | 39 | ps | ||||
PRBS-7 test pattern, 8 Gbps, SER_PE = 0x04, JMODE = 15, 16 | 34 | ps | ||||
ADC CORE LATENCY | ||||||
tADC | Deterministic delay from the CLK+/– edge that samples the reference sample to the CLK+/– edge that samples SYSREF going high(1) | JMODE = 0 | -8.5 | tCLK cycles | ||
JMODE = 1 | -20.5 | |||||
JMODE = 2 | -9 | |||||
JMODE = 3 | -21 | |||||
JMODE = 4 | -4.5 | |||||
JMODE = 5 | -24.5 | |||||
JMODE = 6 | -5 | |||||
JMODE = 7 | -25 | |||||
JMODE = 9 | 60 | |||||
JMODE = 10 | 140 | |||||
JMODE = 11 | 136 | |||||
JMODE = 12 | 120 | |||||
JMODE = 13 | 232 | |||||
JMODE = 14 | 232 | |||||
JMODE = 15 | 446 | |||||
JMODE = 16 | 430 | |||||
JMODE = 17 | -48.5 | |||||
JMODE = 18 | -49 | |||||
JESD204B AND SERIALIZER LATENCY | ||||||
tTX | Delay from the CLK+/– rising edge that samples SYSREF high to the first bit of the multi-frame on the JESD204B serial output lane corresponding to the reference sample of tADC(2) | JMODE = 0 | 72 | 84 | tCLK cycles | |
JMODE = 1 | 119 | 132 | ||||
JMODE = 2 | 72 | 84 | ||||
JMODE = 3 | 119 | 132 | ||||
JMODE = 4 | 67 | 80 | ||||
JMODE = 5 | 106 | 119 | ||||
JMODE = 6 | 67 | 80 | ||||
JMODE = 7 | 106 | 119 | ||||
JMODE = 9 | 106 | 119 | ||||
JMODE = 10 | 67 | 80 | ||||
JMODE = 11 | 106 | 119 | ||||
JMODE = 12 | 213 | 225 | ||||
JMODE = 13 | 67 | 80 | ||||
JMODE = 14 | 106 | 119 | ||||
JMODE = 15 | 67 | 80 | ||||
JMODE = 16 | 106 | 119 | ||||
JMODE = 17 | 195 | 208 | ||||
JMODE = 18 | 195 | 208 | ||||
SERIAL PROGRAMMING INTERFACE (SDO) | ||||||
t(OZD) | Maximum delay from falling edge of 16th SCLK cycle during read operation for SDO transition from tri-state to valid data | 7 | ns | |||
t(ODZ) | Maximum delay from SCS rising edge for SDO transition from valid data to tri-state | 7 | ns | |||
t(OD) | Maximum delay from falling edge of 16th SCLK cycle during read operation to SDO valid | 12 | ns |