SLVSDR2B November 2018 – March 2021 ADC12DJ3200QML-SP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The input offset voltage for each input can be adjusted through the OADJ_x_INy registers (registers 0x08A and 0x095), where x represents the ADC core (A, B, or C) and y represents the analog input (INA± or INB±). The adjustment range is approximately 28 mV to –28 mV differential. See the Calibration Modes and Trimming section for more information.