SBASAQ8
October 2023
ADC12DJ5200-SEP
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics: DC Specifications
5.6
Electrical Characteristics: Power Consumption
5.7
Electrical Characteristics: AC Specifications (Dual-Channel Mode)
5.8
Electrical Characteristics: AC Specifications (Single-Channel Mode)
5.9
Timing Requirements
5.10
Switching Characteristics
5.11
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Device Comparison
6.3.2
Analog Inputs
6.3.2.1
Analog Input Protection
6.3.2.2
Full-Scale Voltage (VFS) Adjustment
6.3.2.3
Analog Input Offset Adjust
6.3.3
ADC Core
6.3.3.1
ADC Theory of Operation
6.3.3.2
ADC Core Calibration
6.3.3.3
Analog Reference Voltage
6.3.3.4
ADC Over-range Detection
6.3.3.5
Code Error Rate (CER)
6.3.4
Temperature Monitoring Diode
6.3.5
Timestamp
6.3.6
Clocking
6.3.6.1
Noiseless Aperture Delay Adjustment (tAD Adjust)
6.3.6.2
Aperture Delay Ramp Control (TAD_RAMP)
6.3.6.3
SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
6.3.6.3.1
SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
6.3.6.3.2
Automatic SYSREF Calibration
6.3.7
Programmable FIR Filter (PFIR)
6.3.7.1
Dual Channel Equalization
6.3.7.2
Single Channel Equalization
6.3.7.3
Time Varying Filter
6.3.8
Digital Down Converters (DDC)
6.3.8.1
Rounding and Saturation
6.3.8.2
Numerically-Controlled Oscillator and Complex Mixer
6.3.8.2.1
NCO Fast Frequency Hopping (FFH)
6.3.8.2.2
NCO Selection
6.3.8.2.3
Basic NCO Frequency Setting Mode
6.3.8.2.4
Rational NCO Frequency Setting Mode
6.3.8.2.5
NCO Phase Offset Setting
6.3.8.2.6
NCO Phase Synchronization
6.3.8.3
Decimation Filters
6.3.8.4
Output Data Format
6.3.8.5
Decimation Settings
6.3.8.5.1
Decimation Factor
6.3.8.5.2
DDC Gain Boost
6.3.9
JESD204C Interface
6.3.9.1
Transport Layer
6.3.9.2
Scrambler
6.3.9.3
Link Layer
6.3.9.4
8B/10B Link Layer
6.3.9.4.1
Data Encoding (8B/10B)
6.3.9.4.2
Multiframes and the Local Multiframe Clock (LMFC)
6.3.9.4.3
Code Group Synchronization (CGS)
6.3.9.4.4
Initial Lane Alignment Sequence (ILAS)
6.3.9.4.5
Frame and Multiframe Monitoring
6.3.9.5
64B/66B Link Layer
6.3.9.5.1
64B/66B Encoding
6.3.9.5.2
Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
6.3.9.5.3
Block, Multiblock and Extended Multiblock Alignment using Sync Header
6.3.9.5.3.1
Cyclic Redundancy Check (CRC) Mode
6.3.9.5.3.2
Forward Error Correction (FEC) Mode
6.3.9.5.4
Initial Lane Alignment
6.3.9.5.5
Block, Multiblock and Extended Multiblock Alignment Monitoring
6.3.9.6
Physical Layer
6.3.9.6.1
SerDes Pre-Emphasis
6.3.9.7
JESD204C Enable
6.3.9.8
Multi-Device Synchronization and Deterministic Latency
6.3.9.9
Operation in Subclass 0 Systems
6.3.10
Alarm Monitoring
6.3.10.1
Clock Upset Detection
6.3.10.2
FIFO Upset Detection
6.4
Device Functional Modes
6.4.1
Dual-Channel Mode
6.4.2
Single-Channel Mode (DES Mode)
6.4.3
Dual-Input Single-Channel Mode (DUAL DES Mode)
6.4.4
JESD204C Modes
6.4.4.1
JESD204C Operating Modes Table
6.4.4.2
JESD204C Modes continued
6.4.4.3
JESD204C Transport Layer Data Formats
6.4.4.4
64B/66B Sync Header Stream Configuration
6.4.5
Power-Down Modes
6.4.6
Test Modes
6.4.6.1
Serializer Test-Mode Details
6.4.6.2
PRBS Test Modes
6.4.6.3
Clock Pattern Mode
6.4.6.4
Ramp Test Mode
6.4.6.5
Short and Long Transport Test Mode
6.4.6.5.1
Short Transport Test Pattern
6.4.6.6
D21.5 Test Mode
6.4.6.7
K28.5 Test Mode
6.4.6.8
Repeated ILA Test Mode
6.4.6.9
Modified RPAT Test Mode
6.4.7
Calibration Modes and Trimming
6.4.7.1
Foreground Calibration Mode
6.4.7.2
Background Calibration Mode
6.4.7.3
Low-Power Background Calibration (LPBG) Mode
6.4.8
Offset Calibration
6.4.9
Trimming
6.5
Programming
6.5.1
Using the Serial Interface
6.5.1.1
SCS
6.5.1.2
SCLK
6.5.1.3
SDI
6.5.1.4
SDO
6.5.1.5
Streaming Mode
6.6
SPI Register Map
7
Application Information Disclaimer
7.1
Application Information
7.2
Typical Applications
7.2.1
Wideband RF Sampling Receiver
7.2.1.1
Design Requirements
7.2.1.1.1
Input Signal Path
7.2.1.1.2
Clocking
7.2.1.2
Detailed Design Procedure
7.2.1.2.1
Calculating Values of AC-Coupling Capacitors
7.2.1.3
Application Curves
7.3
Initialization Set Up
7.4
Power Supply Recommendations
7.4.1
Power Sequencing
7.5
Layout
7.5.1
Layout Guidelines
7.5.2
Layout Example
8
Device and Documentation Support
8.1
Device Support
8.1.1
Development Support
8.1.1.1
139
8.2
Documentation Support
8.2.1
Related Documentation
8.3
Receiving Notification of Documentation Updates
8.4
Support Resources
8.5
Trademarks
8.6
Electrostatic Discharge Caution
8.7
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
ALR|144
MPBGAW0C
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sbasaq8_oa
sbasaq8_pm
8.2.1
Related Documentation
For related documentation see the following:
ADC12DJ5200RF Evaluation Module User's Guide
JESD204B multi-device synchronization: Breaking down the requirements
Scalable 20.8 GSPS reference design for high speed 12 bit digitizers
Synchronizing multi-channel data converter DDC and NCO features for RF systems reference design
Multi-Channel JESD204B 15 GHz Clocking Reference Design for DSO, Radar and 5G Wireless Testers
Flexible 3.2 GSPS Multi-Channel AFE Reference Design for DSOs, RADAR, and 5G Wireless Test Systems
Low noise power-supply reference design maximizing performance in 12.8 GSPS data acquisition systems
12.8-GSPS analog front end reference design for high-speed oscilloscope and wide-band digitizer
Direct RF-Sampling Radar Receiver for L-, S-, C-, and X-Band Using ADC12DJ3200 Reference Design
LMX2594 Multiple PLL Reference Design
LMX2594 15-GHz Wideband PLLatinum™ RF Synthesizer With Phase Synchronization and JESD204B
LMX2572 6.4-GHz Low Power Wideband RF Synthesizer With Phase Synchronization and JESD204B
LMK04832 Ultra Low-Noise JESD204B Compliant Clock Jitter Cleaner With Dual Loop PLLs
LMK0482x Ultra Low-Noise JESD204B Compliant Clock Jitter Cleaner with Dual Loop PLLs
LMK61E2 Ultra-Low Jitter Programmable Oscillator With Internal EEPROM
LMH5401 8-GHz, Low-Noise, Low-Power, Fully-Differential Amplifier
LMH6401 DC to 4.5 GHz, Fully-Differential, Digital Variable-Gain Amplifier
TPSM84424 4.5-V to 17-V Input, 0.6-V to 10-V Output, 4-A Power Module
TPS7A470x 36-V, 1-A, 4-µVRMS, RF LDO Voltage Regulator
TPS7A83A 2-A, High-Accuracy (0.75%), Low-Noise (4.4 µVRMS) LDO Regulator
TPS7A84 High-Current (3 A), High-Accuracy (1%), Low-Noise (4.4 µVRMS), LDO Voltage Regulator
DAC8560 16-Bit, Ultra-Low Glitch, Voltage Output Digital-to-Analog Converter With 2.5-V, 2-ppm/°C Reference
LM95233 Dual Remote Diode and Local Temperature Sensor with SMBus Interface and TruTherm™
TMP461 High-Accuracy Remote and Local Temperature Sensor with Pin-Programmable Bus Address