SBASAE0A October   2021  – November 2024 ADC12DJ1600 , ADC12QJ1600 , ADC12SJ1600

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Electrical Characteristics: DC Specifications
    6. 6.6  Electrical Characteristics: Power Consumption
    7. 6.7  Electrical Characteristics: AC Specifications
    8. 6.8  Timing Requirements
    9. 6.9  Switching Characteristics
    10. 6.10 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Analog Input
        1. 7.3.1.1 Analog Input Protection
        2. 7.3.1.2 Full-Scale Voltage (VFS) Adjustment
        3. 7.3.1.3 Analog Input Offset Adjust
        4. 7.3.1.4 ADC Core
          1. 7.3.1.4.1 ADC Theory of Operation
          2. 7.3.1.4.2 ADC Core Calibration
          3. 7.3.1.4.3 Analog Reference Voltage
          4. 7.3.1.4.4 ADC Over-range Detection
          5. 7.3.1.4.5 Code Error Rate (CER)
      2. 7.3.2 Temperature Monitoring Diode
      3. 7.3.3 Timestamp
      4. 7.3.4 Clocking
        1. 7.3.4.1 Converter PLL (C-PLL) for Sampling Clock Generation
        2. 7.3.4.2 LVDS Clock Outputs (PLLREFO±, TRIGOUT±)
        3. 7.3.4.3 Optional CMOS Clock Outputs (ORC, ORD)
        4. 7.3.4.4 SYSREF for JESD204C Subclass-1 Deterministic Latency
          1. 7.3.4.4.1 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
          2. 7.3.4.4.2 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
      5. 7.3.5 JESD204C Interface
        1. 7.3.5.1  Transport Layer
        2. 7.3.5.2  Scrambler
        3. 7.3.5.3  Link Layer
        4. 7.3.5.4  8B or 10B Link Layer
          1. 7.3.5.4.1 Data Encoding (8B or 10B)
          2. 7.3.5.4.2 Multiiframes and the Local Multiframe Clock (LMFC)
          3. 7.3.5.4.3 Code Group Synchronization (CGS)
          4. 7.3.5.4.4 Initial Lane Alignment Sequence (ILAS)
          5. 7.3.5.4.5 Frame and Multiframe Monitoring
        5. 7.3.5.5  64B or 66B Link Layer
          1. 7.3.5.5.1 64B or 66B Encoding
          2. 7.3.5.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
            1. 7.3.5.5.2.1 Block, Multiblock and Extended Multiblock Alignment using Sync Header
              1. 7.3.5.5.2.1.1 Cyclic Redundancy Check (CRC) Mode
              2. 7.3.5.5.2.1.2 Forward Error Correction (FEC) Mode
          3. 7.3.5.5.3 Initial Lane Alignment
          4. 7.3.5.5.4 Block, Multiblock and Extended Multiblock Alignment Monitoring
        6. 7.3.5.6  Physical Layer
          1. 7.3.5.6.1 SerDes Pre-Emphasis
        7. 7.3.5.7  JESD204C Enable
        8. 7.3.5.8  Multi-Device Synchronization and Deterministic Latency
        9. 7.3.5.9  Operation in Subclass 0 Systems
        10. 7.3.5.10 Alarm Monitoring
          1. 7.3.5.10.1 Clock Upset Detection
          2. 7.3.5.10.2 FIFO Upset Detection
    4. 7.4 Device Functional Modes
      1. 7.4.1 Low Power Mode and High Performance Mode
      2. 7.4.2 JESD204C Modes
        1. 7.4.2.1 JESD204C Transport Layer Data Formats
        2. 7.4.2.2 64B or 66B Sync Header Stream Configuration
        3. 7.4.2.3 Redundant Data Mode (Alternate Lanes)
      3. 7.4.3 Power-Down Modes
      4. 7.4.4 Test Modes
        1. 7.4.4.1 Serializer Test-Mode Details
        2. 7.4.4.2 PRBS Test Modes
        3. 7.4.4.3 Clock Pattern Mode
        4. 7.4.4.4 Ramp Test Mode
        5. 7.4.4.5 Short and Long Transport Test Mode
          1. 7.4.4.5.1 Short Transport Test Pattern
        6. 7.4.4.6 D21.5 Test Mode
        7. 7.4.4.7 K28.5 Test Mode
        8. 7.4.4.8 Repeated ILA Test Mode
        9. 7.4.4.9 Modified RPAT Test Mode
      5. 7.4.5 Calibration Modes and Trimming
        1. 7.4.5.1 Foreground Calibration Mode
        2. 7.4.5.2 Background Calibration Mode
        3. 7.4.5.3 Low-Power Background Calibration (LPBG) Mode
      6. 7.4.6 Offset Calibration
      7. 7.4.7 Trimming
    5. 7.5 Programming
      1. 7.5.1 Using the Serial Interface
      2. 7.5.2 SCS
      3. 7.5.3 SCLK
      4. 7.5.4 SDI
      5. 7.5.5 SDO
      6. 7.5.6 Streaming Mode
      7. 7.5.7 SPI_Register_Map Registers
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Light Detection and Ranging (LiDAR) Digitizer
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1 Analog Front-End Requirements
          2. 8.2.1.2.2 Calculating Clock and SerDes Frequencies
        3. 8.2.1.3 Application Curves
    3. 8.3 Initialization Set Up
    4. 8.4 Power Supply Recommendations
      1. 8.4.1 Power Sequencing
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information
Short Transport Test Pattern

Short transport test patterns send a predefined octet format that repeats every frame. The short transport test patterns for each JMODE are defined in this section.

Table 7-37 Short Transport Test Pattern for JMODE 0
OCTET01234567
NIBBLE0123456789101112131415
D00xF010xF020xF030xF040xF05T
D10xE110xE120xE130xE140xE15T
D2 (Dual or Quad only)0xD210xD220xD230xD240xD25T
D3 (Dual or Quad only)0xC310xC320xC330xC340xC35T
D4 (Quad only)0xB410xB420xB430xB440xB45T
D5 (Quad only)0xA510xA520xA530xA540xA55T
D6 (Quad only)0x9610x9620x9630x9640x965T
D7 (Quad only)0x8710x8720x8730x8740x875T
Table 7-38 Short Transport Test Pattern for JMODE 1
OCTET01
NIBBLE0123
D00xF010xF
D10x020xE1
D2 (Dual or Quad only)0x10xE12
D3 (Quad only)0xD210xD
D4 (Quad only)0x220xC3
D5 (Quad only)0x10xC32
Table 7-39 Short Transport Test Pattern for JMODE 2
OCTET0
NIBBLE01
D00x01
D1 (Dual or Quad only)0x11
D2 (Quad only)0x21
D3 (Quad only)0x31
Table 7-40 Short Transport Test Pattern for JMODE 3
OCTET01234
NIBBLE0123456789
D00x3010x3020x3030x304
D1 (Dual or Quad only)0x2110x2120x2130x214
D2 (Quad only)0x1210x1220x1230x124
D3 (Quad only)0x0310x0320x0330x034
Table 7-41 Short Transport Test Pattern for JMODE 4
OCTET01
NIBBLE0123
D00xF010xE
D1 (Dual or Quad only)0x110xD2
D2 (Quad only)0x10xC31
Table 7-42 Short Transport Test Pattern for JMODE 5
OCTET01
NIBBLE0123
D00x010x11
D1 (Quad only)0x210x31
Table 7-43 Short Transport Test Pattern for JMODE 6
OCTET01
NIBBLE0123
D00xF010xF
D10x020xE1
D2 (Dual or Quad only)0x10xE12
D3 (Quad only)0xD210xD
D4 (Quad only)0x220xC3
D5 (Quad only)0x10xC32
Table 7-44 Short Transport Test Pattern for JMODE 7
OCTET0
NIBBLE01
D00x01
D1 (Dual or Quad only)0x11
D2 (Quad only)0x21
D3 (Quad only)0x31
Table 7-45 Short Transport Test Pattern for JMODE 8
OCTET012
NIBBLE012345
D00xF010xF02
D1 (Dual or Quad only)0xE110xE12
D2 (Quad only)0xD210xD22
D3 (Quad only)0xC310xC32
Table 7-46 Short Transport Test Pattern for JMODE 9
OCTET0
NIBBLE01
D00x01
D10x02
D2 (Dual or Quad only)0x11
D3 (Dual or Quad only)0x12
D4 (Quad only)0x21
D5 (Quad only)0x22
D6 (Quad only)0x31
D7 (Quad only)0x32
Table 7-47 Short Transport Test Pattern for JMODE 10
OCTET01234
NIBBLE0123456789
D00x3010x3020x3030x304
D10x2110x2120x2130x214
D2 (Dual or Quad only)0x1210x1220x1230x124
D3 (Dual or Quad only)0x0310x0320x0330x034
D4 (Quad only)0x3410x3420x3430x344
D5 (Quad only)0x2510x2520x2530x254
D6 (Quad only)0x1610x1620x1630x164
D7 (Quad only)0x0710x0720x0730x074
Table 7-48 Short Transport Test Pattern for JMODE 11
OCTET01234567
NIBBLE0123456789101112131415
D00xF010xF020xF030xF040xF05T
D10xE110xE120xE130xE140xE15T
D20xD210xD220xD230xD240xD25T
D30xC310xC320xC330xC340xC35T
D4 (Dual only)0xB410xB420xB430xB440xB45T
D5 (Dual only)0xA510xA520xA530xA540xA55T
D6 (Dual only)0x9610x9620x9630x9640x965T
D7 (Dual only)0x8710x8720x8730x8740x875T
Table 7-49 Short Transport Test Pattern for JMODE 12
OCTET0
NIBBLE01
D00x01
D10x02
D20x03
D30x04
D4 (Dual only)0x11
D5 (Dual only)0x12
D6 (Dual only)0x13
D7 (Dual only)0x14
Table 7-50 Short Transport Test Pattern for JMODE 13
OCTET01234
NIBBLE0123456789
D00x3010x3020x3030x304
D10x2110x2120x2130x214
D20x1210x1220x1230x124
D30x0310x0320x0330x034
D4 (Dual only)0x3410x3420x3430x344
D5 (Dual only)0x2510x2520x2530x254
D6 (Dual only)0x1610x1620x1630x164
D7 (Dual only)0x0710x0720x0730x074
Table 7-51 Short Transport Test Pattern for JMODE 14
OCTET012
NIBBLE012345
D00xF010xF02
D10xE110xE12
D2 (Dual or Quad only)0xD210xD22
D3 (Dual or Quad only)0xC310xC32
D4 (Quad only)0xB410xB42
D5 (Quad only)0xA510xA52
D6 (Quad only)0x9610x962
D7 (Quad only)0x8710x872
Table 7-52 Short Transport Test Pattern for JMODE 15
OCTET012
NIBBLE012345
D00xF010xF02
D10xE110xE12
D20xD210xD22
D30xC310xC32
D4 (Dual only)0xB410xB42
D5 (Dual only)0xA510xA52
D6 (Dual only)0x9610x962
D7 (Dual only)0x8710x872