SBAS774B May 2016 – December 2021 ADC32RF80 , ADC32RF83
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | ALWAYS WRITE 1 | 0 | ALWAYS WRITE 1 | 0 | 0 | PDN CHB EN | SYNC TERM DIS |
W-0h | W-0h | W-0h | W-0h | W-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | 0 | W | 0h | Must write 0 |
6 | ALWAYS WRITE 1 | W | 0h | Always set this bit to 1 |
5 | 0 | W | 0h | Must write 0 |
4 | ALWAYS WRITE 1 | W | 0h | Always set this bit to 1 |
3-2 | 0 | W | 0h | Must write 0 |
1 | PDN CHB EN | R/W | 0h | This bit enables the power-down control of channel B through the SPI in register 20h. 0 = PDN control disabled 1 = PDN control enabled |
0 | SYNC TERM DIS | R/W | 0h | This bit disables the on-chip, 100-Ω termination resistors on the SYNCB input. 0 = On-chip, 100-Ω termination enabled 1 = On-chip, 100-Ω termination disabled |