SBASAU8 December 2024 ADC3649
PRODMIX
The device provides up to four digital down converters as shown in Block Diagram. Using the cross-point switch with SPI register writes, any of the four DDCs can be connected to any ADC or the output of the 2x AVG block. In dual band mode (1 DDC per ADC), decimations from /2 to /32768 are supported while in 4 DDC mode the lowest decimation possible is /4 as shown in Table 8-5. Real (dual band only) and complex decimation are supported. In real decimation the passband is approximately 40%, and in complex decimation the passband is approximately 80% as illustrated in Table 8-6.
# of DDCs | Min Decimation | Max Decimation |
---|---|---|
2 (1 DDC per ADC) | /2 | /32768 |
4 | /4 | /32768 |
Decimation Factor (complex) | Complex Output Bandwidth per DDC | Real Output Bandwidth per DDC |
---|---|---|
N | 0.8 x FS / N | 0.4 x FS / N |
Decimation is enabled by setting the <COMMON DECIMATION> SPI register (0x169, D3-D0). By default, the device is set to real decimation. Complex decimation is enabled with register <COMPLEX EN> (0x162, D2).