SBAS683B August 2014 – May 2020 ADS1120-Q1
PRODUCTION DATA.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MUX[3:0] | GAIN[2:0] | PGA_BYPASS | |||||
R/W-0000b | R/W-000b | R/W-0b |
LEGEND: R/W = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:4 | MUX[3:0] | R/W | 0000b | Input multiplexer configuration
These bits configure the input multiplexer. For settings where AINN = AVSS, the PGA must be disabled (PGA_BYPASS = 1) and only gains 1, 2, and 4 can be used. 0000 : AINP = AIN0, AINN = AIN1 (default) 0001 : AINP = AIN0, AINN = AIN2 0010 : AINP = AIN0, AINN = AIN3 0011 : AINP = AIN1, AINN = AIN2 0100 : AINP = AIN1, AINN = AIN3 0101 : AINP = AIN2, AINN = AIN3 0110 : AINP = AIN1, AINN = AIN0 0111 : AINP = AIN3, AINN = AIN2 1000 : AINP = AIN0, AINN = AVSS 1001 : AINP = AIN1, AINN = AVSS 1010 : AINP = AIN2, AINN = AVSS 1011 : AINP = AIN3, AINN = AVSS 1100 : (V(REFPx) – V(REFNx)) / 4 monitor (PGA bypassed) 1101 : (AVDD – AVSS) / 4 monitor (PGA bypassed) 1110 : AINP and AINN shorted to (AVDD + AVSS) / 2 1111 : Not used |
3:1 | GAIN[2:0] | R/W | 000b | Gain configuration
These bits configure the device gain. Gains 1, 2, and 4 can be used without the PGA. In this case, gain is obtained by a switched-capacitor structure. 000 : Gain = 1 (default) 001 : Gain = 2 010 : Gain = 4 011 : Gain = 8 100 : Gain = 16 101 : Gain = 32 110 : Gain = 64 111 : Gain = 128 |
0 | PGA_BYPASS | R/W | 0b | Disables and bypasses the internal low-noise PGA
Disabling the PGA reduces overall power consumption and allows the common-mode voltage range (VCM) to span from AVSS – 0.1 V to AVDD + 0.1 V. The PGA can only be disabled for gains 1, 2, and 4. The PGA is always enabled for gain settings 8 to 128, regardless of the PGA_BYPASS setting. 0 : PGA enabled (default) 1 : PGA disabled and bypassed |