7:6 |
VREF[1:0] |
R/W |
00b |
Voltage reference selection
These bits select the voltage reference source that is used for the conversion.
00 : Internal 2.048-V reference selected (default)
01 : External reference selected using dedicated REFP0 and REFN0 inputs
10 : External reference selected using AIN0/REFP1 and AIN3/REFN1 inputs
11 : Analog supply (AVDD – AVSS) used as reference |
5:4 |
50/60[1:0] |
R/W |
00b |
FIR filter configuration
These bits configure the filter coefficients for the internal FIR filter.
Only use these bits together with the 20-SPS setting in normal mode and the 5-SPS setting in duty-cycle mode. Set to 00 for all other data rates.
00 : No 50-Hz or 60-Hz rejection (default)
01 : Simultaneous 50-Hz and 60-Hz rejection
10 : 50-Hz rejection only
11 : 60-Hz rejection only |
3 |
PSW |
R/W |
0b |
Low-side power switch configuration
This bit configures the behavior of the low-side switch connected between AIN3/REFN1 and AVSS.
0 : Switch is always open (default)
1 : Switch automatically closes when the START/SYNC command is sent and opens when the POWERDOWN command is issued |
2:0 |
IDAC[2:0] |
R/W |
000b |
IDAC current setting
These bits set the current for both IDAC1 and IDAC2 excitation current sources.
000 : Off (default)
001 : Not used
010 : 50 µA
011 : 100 µA
100 : 250 µA
101 : 500 µA
110 : 1000 µA
111 : 1500 µA |