SBAS970 October 2019 ADS1235-Q1
PRODUCTION DATA.
At power-on, after the supply voltages cross the reset-voltage thresholds, the ADC is reset and 216 fCLK cycles later the ADC is ready for communication. Until this time, DRDY is held low. DRDY is driven high to indicate when the ADC is ready for communication. If the START pin is high, the conversion cycle starts 512 / fCLK cycles after DRDY asserts high. Figure 5 shows the power-on reset behavior.