SBAS660C August 2016 – June 2017 ADS124S06 , ADS124S08
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The devices offer digital filter options for both filtering and decimation of the digital data stream coming from the delta-sigma modulator. The implementation of the digital filter is determined by the data rate and filter mode setting. Figure 53 shows the digital filter implementation. Choose between a third-order sinc filter (sinc3) and a low-latency filter (low-latency filter with multiple components) using the FILTER bit in the data rate register (04h).
NOTE:
LL filter = low-latency filter.Regardless of the FILTER type setting, the oversampling ratio is the same for each given data rate, meaning that the device requires a set number of modulator clocks to output a single ADC conversion data. The output data rate is selected using the DR[3:0] bits in the data rate register and is shown in Table 11.
NOMINAL DATA RATE (SPS)(1) | DATA RATE REGISTER DR[3:0] | OVERSAMPLING RATIO(2) |
---|---|---|
2.5 | 0000 | 102400 |
5 | 0001 | 51200 |
10 | 0010 | 25600 |
16.6 | 0011 | 15360 |
20 | 0100 | 12800 |
50 | 0101 | 5120 |
60 | 0110 | 4264 |
100 | 0111 | 2560 |
200 | 1000 | 1280 |
400 | 1001 | 640 |
800 | 1010 | 320 |
1000 | 1011 | 256 |
2000 | 1100 | 128 |
4000 | 1101 | 64 |