SBASB74 October 2024 ADS127L21B
PRODUCTION DATA
Figure 7-6 shows the block diagram of the ADC clock circuit. The ADC is operated by an external clock signal applied to the CLK pin or by the internal oscillator. Clock operation is made by the CLK_SEL bit of the CONFIG3 register. The output of the clock divider produces the ADC system clock (fCLK). The system clock is further divided by two to derive the modulator clock (fMOD).
If necessary, use the clock divider to program the appropriate frequency for the selected speed mode. Table 7-3 shows the nominal clock frequencies for the respective speed modes and the corresponding data rates at the minimum OSR setting. Clock division factors of div-2 or div-16 force the low-latency filter OSR values of all speed modes to those of the mid-speed mode.
For clock divider values > 1, ADC synchronization to an external synchronizing signal has uncertainty due to the unknown phase of the divided clock signal. To avoid synchronization uncertainty, use the divide by 1 option.
SPEED MODE | CLOCK FREQUENCY (MHz) | MAXIMUM RATED DATA RATE (kSPS) | |
---|---|---|---|
WIDEBAND FILTER | LOW-LATENCY FILTER | ||
Max | 32.768 | 512 | 1365.3 |
High | 25.6 | 400 | 1066.6 |
Mid | 12.8 | 200 | 533.3 |
Low | 3.2 | 50 | 133.333 |