SBAS559A May 2022 – December 2022 ADS1285
PRODUCTION DATA
A clock signal is required for operation. The clock signal is applied to the CLK pin at fCLK = 8.192 MHz for high- and mid-power modes and 4.096 MHz for low-power mode. As with many precision data converters, a low-jitter clock is required to achieve data sheet performance. Avoid the use of R-C clock oscillators. A crystal-based clock source is recommended. Avoid ringing on the clock signal by placing a series resistor in the clock PCB trace to source-terminate. Keep the clock signal routed away from other clock signals, input pins, and analog components.