SBASAW0 February 2024 ADS1288
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
CLOCK | ||||||
tc(CLK) | CLK period | 241 | 244.14 | 332 | ns | |
tw(CLKH) | Pulse duration, CLK high | 110 | ns | |||
tw(CLKL) | Pulse duration, CLK low | 110 | ns | |||
SERIAL INTERFACE | ||||||
tw(CSH) | Pulse duration, CS high | 20 | ns | |||
td(CSSC) | Delay time, first SCLK rising edge after CS falling edge | 20 | ns | |||
tc(SCLK) | SCLK period | 120 | ns | |||
tw(SCH) | Pulse duration, SCLK high | 50 | ns | |||
tw(SCL) | Pulse duration, SCLK low | 50 | ns | |||
tsu(DI) | Setup time, DIN valid before SCLK rising edge | 10 | ns | |||
th(DI) | Hold time, DIN valid after SCLK rising edge | 10 | ns | |||
tsu(SRC-W) | Setup time, SRC[1:0] register write before DRDY falling edge | 256 | 1 / f(CLK) | |||
SYNC | ||||||
tw(SYNL) | Pulse duration, SYNC low | 2 | 1 / f(CLK) | |||
tw(SYNH) | Pulse duration, SYNC high | 2 | 1 / f(CLK) | |||
tsu(SYNCLK) | Setup time, SYNC high before CLK rising edge | 10 | ns | |||
th(SYNCLK) | Hold time, SYNC high after CLK rising edge | 10 | ns | |||
RESET | ||||||
tw(RSTL) | Pulse duration, RESET low | 2 | 1 / f(CLK) | |||
tsu(RSTCLK) | Setup time, RESET high before CLK rising edge | 10 | ns | |||
th(RSTCLK) | Hold time, RESET high after CLK rising edge | 10 | ns |