SBAS459K January 2010 – August 2015 ADS1294 , ADS1294R , ADS1296 , ADS1296R , ADS1298 , ADS1298R
PRODUCTION DATA.
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins(1) | ±2000 | V |
Charged device model (CDM), per JEDEC specification JESD22-C101, all pins(2) | ±500 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
POWER SUPPLY | |||||
Analog power supply (AVDD – AVSS) | 2.7 | 3 | 5.25 | V | |
Digital power supply (DVDD) | 1.65 | 1.8 | 3.6 | V | |
AVDD – DVDD | –2.1 | 3.6 | V | ||
ANALOG INPUTS | |||||
Full-scale differential input voltage range (AINP – AINN) | ±VREF / Gain | V | |||
Common-mode input voltage | See the Input Common-Mode Range subsection of the PGA Settings and Input Range section | ||||
VOLTAGE REFERENCE INPUTS | |||||
Differential reference voltage | 3-V supply VREF = (VREFP – VREFN) | 2.5 | V | ||
5-V supply VREF = (VREFP – VREFN) | 4 | V | |||
Negative input (VREFN) | AVSS | V | |||
Positive input (VREFP) | AVSS + 2.5 | V | |||
CLOCK INPUT | |||||
External clock input frequency | CLKSEL pin = 0 | 1.94 | 2.048 | 2.25 | MHz |
DIGITAL INPUTS | |||||
Input Voltage | DGND | DVDD | V | ||
TEMPERATURE RANGE | |||||
Operating temperature range | Commercial grade | 0 | 70 | °C | |
Industrial grade | –40 | 85 | °C |
THERMAL METRIC(1) | ADS129x, ADS129xR | UNIT | ||
---|---|---|---|---|
PAG (TQFP) | ZXG (NFBGA) | |||
64 PINS | 64 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 35 | 48 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 31 | 8 | °C/W |
RθJB | Junction-to-board thermal resistance | 26 | 25 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.1 | 0.5 | °C/W |
ψJB | Junction-to-board characterization parameter | N/A | 22 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
ANALOG INPUTS | ||||||||
Input capacitance | 20 | pF | ||||||
Input bias current | TA = 25°C, input = 1.5 V | ±200 | pA | |||||
TA = 0°C to 70°C, input = 1.5 V | ±1 | nA | ||||||
TA = –40°C to +85°C, input = 1.5 V | ±1.2 | nA | ||||||
DC input impedance | No lead-off | 1000 | MΩ | |||||
Current source lead-off detection | 500 | MΩ | ||||||
Pullup resistor lead-off detection | 10 | MΩ | ||||||
PGA PERFORMANCE | ||||||||
Gain settings | 1, 2, 3, 4, 6, 8, 12 | |||||||
Bandwidth | See Table 5 | |||||||
ADC PERFORMANCE | ||||||||
Resolution | Data rates up to 8 kSPS, no missing codes | 24 | Bits | |||||
16-kSPS data rate | 19 | Bits | ||||||
32-kSPS data rate | 17 | Bits | ||||||
Data rate | fCLK = 2.048 MHz, HR mode | 500 | 32000 | SPS | ||||
fCLK = 2.048 MHz, LP mode | 250 | 16000 | SPS | |||||
DC CHANNEL PERFORMANCE | ||||||||
Input-referred noise | Gain = 6(1), 10 seconds of data | 5 | μVPP | |||||
Gain = 6, 256 points, 0.5 seconds of data | 4 | 7 | μVPP | |||||
Gain settings ≠ 6, data rates≠ 500 SPS | See Noise Measurements section | |||||||
Integral nonlinearity(5) | Full-scale with gain = 6, best fit | 8 | ppm | |||||
Full-scale with gain = 6, best fit, ADS129xR channel 1 |
40 | ppm | ||||||
–20 dBFS with gain = 6, best fit, ADS129xR channel 1 |
8 | ppm | ||||||
Offset error | ±500 | µV | ||||||
Offset error drift | 2 | µV/°C | ||||||
Gain error | Excluding voltage reference error | ±0.2 | ±0.5 | % of FS | ||||
Gain drift | Excluding voltage reference drift | 5 | ppm/°C | |||||
Gain match between channels | 0.3 | % of FS | ||||||
AC CHANNEL PERFORMANCE | ||||||||
CMRR | Common-mode rejection ratio | fCM = 50 Hz, 60 Hz(2) | –105 | –115 | dB | |||
PSRR | Power-supply rejection ratio | fPS = 50 Hz, 60 Hz | 90 | dB | ||||
Crosstalk | fIN = 50 Hz, 60 Hz | –126 | dB | |||||
SNR | Signal-to-noise ratio | fIN = 10 Hz input, gain = 6 | 112 | dB | ||||
THD | Total harmonic distortion(5) | 10 Hz, –0.5 dBFs | –98 | dB | ||||
ADS129xR channel 1, 10 Hz, –0.5 dBFs | –70 | dB | ||||||
100 Hz, –0.5 dBFs(4) | –100 | dB | ||||||
ADS129xR channel 1, 100 Hz, –0.5 dBFs(4) | –68 | dB | ||||||
ADS129xR channel 1, 100 Hz, –20 dBFs(4) | –86 | dB | ||||||
DIGITAL FILTER | ||||||||
–3-dB bandwidth | 0.262 fDR | Hz | ||||||
Digital filter settling | Full setting | 4 | Conversions | |||||
RIGHT LEG DRIVE (RLD) AMPLIFIER AND PACE AMPLIFIERS | ||||||||
RLD integrated noise | BW = 150 Hz | 7 | μVRMS | |||||
Pace integrated noise | BW = 8 kHz | 20 | µVRMS | |||||
Pace-amplifier crosstalk | Crosstalk between pace amplifiers | 60 | dB | |||||
Gain bandwidth product | 50 kΩ || 10 pF load, gain = 1 | 100 | kHz | |||||
Slew rate | 50 kΩ || 10 pF load, gain = 1 | 0.25 | V/μs | |||||
Pace and RLD amplifier drive strength | Short circuit to GND (AVDD = 3 V) | 270 | μA | |||||
Short circuit to supply (AVDD = 3 V) | 550 | μA | ||||||
Short circuit to GND (AVDD = 5 V) | 490 | μA | ||||||
Short circuit to supply (AVDD = 5 V) | 810 | μA | ||||||
Pace and RLD current | Peak swing (AVSS + 0.3 V to AVDD + 0.3 V) at AVDD = 3 V |
50 | μA | |||||
Peak swing (AVSS + 0.3 V to AVDD + 0.3 V) at AVDD = 5 V |
75 | μA | ||||||
Pace-amplifier output resistance | 100 | Ω | ||||||
Total harmonic distortion | fIN = 100 Hz, gain = 1 | –70 | dB | |||||
Common-mode input range | AVSS + 0.7 | AVDD – 0.3 | V | |||||
Common-mode resistor matching | Internal 200-kΩ resistor matching | 0.1% | ||||||
Short-circuit current | ±0.25 | mA | ||||||
Quiescent power consumption | Either RLD or pace amplifier | 20 | μA | |||||
WILSON CENTRAL TERMINAL (WCT) AMPLIFIER | ||||||||
Integrated noise | BW = 150 Hz | See Table 6 | nV/√Hz | |||||
Gain bandwidth product | See Table 6 | kHz | ||||||
Slew rate | See Table 6 | V/s | ||||||
Total harmonic distortion | fIN = 100 Hz | 90 | dB | |||||
Common-mode input range | AVSS + 0.3 | AVDD – 0.3 | V | |||||
Short-circuit current | Through internal 30-kΩ resistor | ±0.25 | mA | |||||
Quiescent power consumption | See Table 6 | μA | ||||||
LEAD-OFF DETECT | ||||||||
Frequency | See Table 16 for settings | 0, fDR/4 | kHz | |||||
Current | See Table 16 for settings | 6, 12, 18, 24 | nA | |||||
Current accuracy | ±20% | |||||||
Comparator threshold accuracy | ±30 | mV | ||||||
RESPIRATION (ADS129xR ONLY) | ||||||||
Frequency | Internal source | 32, 64 | kHz | |||||
External source | 32 | 64 | kHz | |||||
Phase shift | See Table 16 for settings | 22.5 | 90 | 157.5 | Degrees | |||
Impedance range | IRESP = 30 μA | 10 | kΩ | |||||
Impedance measurement noise | 0.05-Hz to 2-Hz brick wall filter, 32-kHz modulation clock, phase = 112.5, IRESP = 30 μA with 2-kΩ baseline load, gain = 4 | 20 | mΩPP | |||||
Modulator current | internal reference, signal path = 82 kΩ, baseline = 2.21 kΩ |
29 | µA | |||||
EXTERNAL REFERENCE | ||||||||
Input impedance | 10 | kΩ | ||||||
INTERNAL REFERENCE | ||||||||
Output voltage | Register bit CONFIG3.VREF_4V = 0, AVDD ≥ 2.7 V |
2.4 | V | |||||
Register bit CONFIG3.VREF_4V = 1, AVDD ≥ 4.4 V |
4 | V | ||||||
VREF accuracy | ±0.2% | |||||||
Internal reference drift | TA = 25°C | 35 | ppm/°C | |||||
Commercial grade, 0°C to 70°C | 35 | ppm | ||||||
Industrial grade, –40°C to 85°C | 45 | ppm | ||||||
Start-up time | 150 | ms | ||||||
SYSTEM MONITORS | ||||||||
Analog-supply reading error | 2% | |||||||
Digital-supply reading error | 2% | |||||||
Device wakeup | From power up to DRDY low | 150 | ms | |||||
STANDBY mode | 9 | ms | ||||||
Temperature-sensor reading, voltage | TA = 25°C | 145 | mV | |||||
Temperature-sensor reading, coefficient | 490 | μV/°C | ||||||
Test-signal frequency | See Table 16 for settings | fCLK / 221, fCLK / 220 | Hz | |||||
Test-signal voltage | See Table 16 for settings | ±1, ±2 | mV | |||||
Test-signal accuracy | ±2% | |||||||
CLOCK | ||||||||
Internal-oscillator clock frequency | Nominal frequency | 2.048 | MHz | |||||
Internal clock accuracy | TA = 25°C | ±0.5% | ||||||
0°C ≤ TA ≤ 70°C | ±2% | |||||||
–40°C ≤ TA ≤ 85°C, industrial grade versions only | ±2.5% | |||||||
Internal-oscillator start-up time | 20 | μs | ||||||
Internal-oscillator power consumption | 120 | μW | ||||||
DIGITAL INPUT/OUTPUT (DVDD = 1.65 V to 3.6 V) | ||||||||
VIH | High-level inpout voltage | 0.8 DVDD | DVDD + 0.1 | V | ||||
VIL | Low-level input voltage | –0.1 | 0.2 DVDD | V | ||||
VOH | High-level output voltage | IOH = –500 μA | DVDD – 0.4 | V | ||||
VOL | Low-level output voltage | IOL = 500 μA | 0.4 | V | ||||
IIN | Input current | 0 V < VDigitalInput < DVDD | –10 | 10 | μA | |||
POWER SUPPLY (RLD, WCT, AND PACE AMPLIFIERS TURNED OFF) | ||||||||
IAVDD | AVDD current | AVDD – AVSS = 3 V | HR mode (ADS1298) | 2.75 | mA | |||
LP mode(6) (ADS1298) | 1.8 | mA | ||||||
AVDD – AVSS = 5 V | HR mode (ADS1298) | 3.1 | mA | |||||
LP mode (ADS1298) | 2.1 | mA | ||||||
IDVDD | DVDD current | DVDD = 1.8 V | HR mode (ADS1298) | 0.3 | mA | |||
LP mode (ADS1298) | 0.3 | mA | ||||||
DVDD = 3 V | HR mode (ADS1298) | 0.5 | mA | |||||
LP mode (ADS1298) | 0.5 | mA | ||||||
Power dissipation | ADS1298, ADS1298R, AVDD – AVSS = 3 V | HR mode | 8.8 | 9.5 | mW | |||
LP mode (250 SPS) | 6.0 | 7.0 | mW | |||||
ADS1296, ADS1296R, AVDD – AVSS = 3 V | HR mode | 7.2 | 7.9 | mW | ||||
LP mode (250 SPS) | 5.3 | 6.6 | mW | |||||
ADS1294, ADS1294R, AVDD – AVSS = 3 V | HR mode | 5.4 | 6 | mW | ||||
LP mode (250 SPS) | 4.1 | 4.4 | mW | |||||
ADS1298, ADS1298R, AVDD – AVSS = 5 V | HR mode | 17.5 | mW | |||||
LP mode (250 SPS) | 12.5 | mW | ||||||
ADS1296, ADS1296R, AVDD – AVSS = 5 V | HR mode | 14.1 | mW | |||||
LP mode (250 SPS) | 10 | mW | ||||||
ADS1294, ADS1294R, AVDD – AVSS = 5 V | HR mode | 10.1 | mW | |||||
LP mode (250 SPS) | 8.3 | mW | ||||||
Power-down | AVDD – AVSS = 3 V | 10 | μW | |||||
AVDD – AVSS = 5 V | 20 | μW | ||||||
Standby mode | AVDD – AVSS = 3 V | 2 | mW | |||||
AVDD – AVSS = 5 V | 4 | mW | ||||||
Quiescent channel power | AVDD – AVSS = 3 V, PGA + ADC | 818 | μW | |||||
AVDD – AVSS = 5 V, PGA + ADC | 1.5 | mW |
2.7 V ≤ DVDD ≤ 3.6 V | 1.65 V ≤ DVDD ≤ 2 V | UNIT | ||||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
tCLK | Master clock period | 414 | 514 | 414 | 514 | ns |
tCSSC | CS low to first SCLK, setup time | 6 | 17 | ns | ||
tSCLK | SCLK period | 50 | 66.6 | ns | ||
tSPWH, L | SCLK pulse width, high and low | 15 | 25 | ns | ||
tDIST | DIN valid to SCLK falling edge: setup time | 10 | 10 | ns | ||
tDIHD | Valid DIN after SCLK falling edge: hold time | 10 | 11 | ns | ||
tCSH | CS high pulse | 2 | 2 | tCLK | ||
tSCCS | Eighth SCLK falling edge to CS high | 4 | 4 | tCLK | ||
tSDECODE | Command decode time | 4 | 4 | tCLK | ||
tDISCK2ST | DAISY_IN valid to SCLK rising edge: setup time | 10 | 10 | ns | ||
tDISCK2HT | DAISY_IN valid after SCLK rising edge: hold time | 10 | 10 | ns |
PARAMETER | 2.7 V ≤ DVDD ≤ 3.6 V | 1.65 V ≤ DVDD ≤ 2 V | UNIT | |||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
tDOHD | SCLK falling edge to invalid DOUT: hold time | 10 | 10 | ns | ||
tDOPD | SCLK rising edge to DOUT valid: setup time | 17 | 32 | ns | ||
tCSDOD | CS low to DOUT driven | 10 | 20 | ns | ||
tCSDOZ | CS high to DOUT Hi-Z | 10 | 20 | ns |