4 Revision History
Changes from D Revision (May 2015) to E Revision
-
Changed Pin Functions (LVDS Mode) table to comply with RGC Package (LVDS Mode) pin out diagramGo
-
Changed Pin Functions (CMOS Mode) table to comply with RGC Package (CMOS Mode) pin out diagram Go
-
Changed unit in last row of Clock Input, Input clock amplitude differential parameter to VPP in Recommended Operating Conditions tableGo
-
Added text reference for Table 5 Go
Changes from C Revision (July 2012) to D Revision
-
Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Go
Changes from B Revision (September 2011) to C Revision
-
Changed footnote 1 in CMOS Timings at Lower Sampling FrequenciesGo
-
Changed conditions for ADS4249 Typical Characteristics sectionGo
-
Changed register D5h bit names of bits D7, D4, D3, and D0 in Table 10Go
-
Changed register address D8 to DB in Table 10Go
-
Changed register address D5h to match change in Table 10Go
-
Changed register address DB to match change in Table 10Go
Changes from A Revision (September 2011) to B Revision
-
Changed document status to Production DataGo
-
Changed AC power-supply rejection ratio parameter test condition in ADS4249 Electrical Characteristics tableGo